4 /* Autogenerated file, DO NOT EDIT manually!
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15085 bytes, from 2014-12-20 21:49:41)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64344 bytes, from 2014-12-12 20:22:26)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 51069 bytes, from 2014-12-21 15:51:54)
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46 RB4_R5G6R5_UNORM
= 14,
48 RB4_R8G8B8_UNORM
= 25,
49 RB4_R8G8B8A8_UNORM
= 26,
57 enum a4xx_rb_blend_opcode
{
58 BLEND_DST_PLUS_SRC
= 0,
59 BLEND_SRC_MINUS_DST
= 1,
60 BLEND_DST_MINUS_SRC
= 2,
61 BLEND_MIN_DST_SRC
= 3,
62 BLEND_MAX_DST_SRC
= 4,
67 VFMT4_32_32_FLOAT
= 2,
68 VFMT4_32_32_32_FLOAT
= 3,
69 VFMT4_32_32_32_32_FLOAT
= 4,
71 VFMT4_16_16_FLOAT
= 6,
72 VFMT4_16_16_16_FLOAT
= 7,
73 VFMT4_16_16_16_16_FLOAT
= 8,
75 VFMT4_32_32_FIXED
= 10,
76 VFMT4_32_32_32_FIXED
= 11,
77 VFMT4_32_32_32_32_FIXED
= 12,
79 VFMT4_16_16_SINT
= 17,
80 VFMT4_16_16_16_SINT
= 18,
81 VFMT4_16_16_16_16_SINT
= 19,
83 VFMT4_16_16_UINT
= 21,
84 VFMT4_16_16_16_UINT
= 22,
85 VFMT4_16_16_16_16_UINT
= 23,
87 VFMT4_16_16_SNORM
= 25,
88 VFMT4_16_16_16_SNORM
= 26,
89 VFMT4_16_16_16_16_SNORM
= 27,
91 VFMT4_16_16_UNORM
= 29,
92 VFMT4_16_16_16_UNORM
= 30,
93 VFMT4_16_16_16_16_UNORM
= 31,
94 VFMT4_32_32_SINT
= 37,
97 VFMT4_8_8_8_UINT
= 42,
98 VFMT4_8_8_8_8_UINT
= 43,
100 VFMT4_8_8_UNORM
= 45,
101 VFMT4_8_8_8_UNORM
= 46,
102 VFMT4_8_8_8_8_UNORM
= 47,
105 VFMT4_8_8_8_SINT
= 50,
106 VFMT4_8_8_8_8_SINT
= 51,
108 VFMT4_8_8_SNORM
= 53,
109 VFMT4_8_8_8_SNORM
= 54,
110 VFMT4_8_8_8_8_SNORM
= 55,
111 VFMT4_10_10_10_2_UINT
= 60,
112 VFMT4_10_10_10_2_UNORM
= 61,
113 VFMT4_10_10_10_2_SINT
= 62,
114 VFMT4_10_10_10_2_SNORM
= 63,
118 TFMT4_5_6_5_UNORM
= 11,
119 TFMT4_5_5_5_1_UNORM
= 10,
120 TFMT4_4_4_4_4_UNORM
= 8,
121 TFMT4_X8Z24_UNORM
= 71,
122 TFMT4_10_10_10_2_UNORM
= 33,
124 TFMT4_L8_A8_UNORM
= 13,
126 TFMT4_8_8_UNORM
= 14,
127 TFMT4_8_8_8_8_UNORM
= 28,
129 TFMT4_16_16_FLOAT
= 40,
130 TFMT4_16_16_16_16_FLOAT
= 53,
132 TFMT4_32_32_FLOAT
= 56,
133 TFMT4_32_32_32_32_FLOAT
= 63,
136 enum a4xx_tex_fetchsize
{
144 enum a4xx_depth_format
{
150 enum a4xx_tex_filter
{
151 A4XX_TEX_NEAREST
= 0,
155 enum a4xx_tex_clamp
{
157 A4XX_TEX_CLAMP_TO_EDGE
= 1,
158 A4XX_TEX_MIRROR_REPEAT
= 2,
159 A4XX_TEX_CLAMP_NONE
= 3,
178 #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
179 #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
180 static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val
)
182 return ((val
) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT
) & A4XX_CGC_HLSQ_EARLY_CYC__MASK
;
184 #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
185 #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
186 #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
187 #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
188 #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
189 #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
190 #define A4XX_INT0_VFD_ERROR 0x00000040
191 #define A4XX_INT0_CP_SW_INT 0x00000080
192 #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
193 #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
194 #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
195 #define A4XX_INT0_CP_HW_FAULT 0x00000800
196 #define A4XX_INT0_CP_DMA 0x00001000
197 #define A4XX_INT0_CP_IB2_INT 0x00002000
198 #define A4XX_INT0_CP_IB1_INT 0x00004000
199 #define A4XX_INT0_CP_RB_INT 0x00008000
200 #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
201 #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
202 #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
203 #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
204 #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
205 #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
206 #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
207 #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
208 #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
210 #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
212 #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
214 #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
216 #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
218 #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
220 #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
222 #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
224 #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
226 #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
228 #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
229 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
230 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
231 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val
)
233 return ((val
) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT
) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK
;
235 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
236 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
237 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val
)
239 return ((val
) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT
) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK
;
242 #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
244 #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
246 #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
248 #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
250 #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
251 #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
252 #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
253 static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val
)
255 return ((val
>> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT
) & A4XX_RB_MODE_CONTROL_WIDTH__MASK
;
257 #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
258 #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
259 static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val
)
261 return ((val
>> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT
) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK
;
264 #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
265 #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
266 #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
268 #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
269 #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
270 #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
271 #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
272 static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val
)
274 return ((val
) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT
) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK
;
277 #define REG_A4XX_RB_RENDER_CONTROL2 0x000020a3
278 #define A4XX_RB_RENDER_CONTROL2_XCOORD 0x00000001
279 #define A4XX_RB_RENDER_CONTROL2_YCOORD 0x00000002
280 #define A4XX_RB_RENDER_CONTROL2_ZCOORD 0x00000004
281 #define A4XX_RB_RENDER_CONTROL2_WCOORD 0x00000008
282 #define A4XX_RB_RENDER_CONTROL2_FACENESS 0x00000020
283 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
284 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT 7
285 static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val
)
287 return ((val
) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT
) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK
;
289 #define A4XX_RB_RENDER_CONTROL2_VARYING 0x00001000
291 static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0
) { return 0x000020a4 + 0x5*i0
; }
293 static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0
) { return 0x000020a4 + 0x5*i0
; }
294 #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
295 #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
296 #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
297 #define A4XX_RB_MRT_CONTROL_FASTCLEAR 0x00000400
298 #define A4XX_RB_MRT_CONTROL_B11 0x00000800
299 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
300 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
301 static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val
)
303 return ((val
) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT
) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK
;
306 static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0
) { return 0x000020a5 + 0x5*i0
; }
307 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
308 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
309 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val
)
311 return ((val
) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT
) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK
;
313 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
314 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
315 static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val
)
317 return ((val
) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT
) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK
;
319 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
320 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
321 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val
)
323 return ((val
) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT
) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK
;
325 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0x007fc000
326 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
327 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val
)
329 return ((val
>> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT
) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK
;
332 static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0
) { return 0x000020a6 + 0x5*i0
; }
334 static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0
) { return 0x000020a7 + 0x5*i0
; }
335 #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x0001fff8
336 #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
337 static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val
)
339 return ((val
) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT
) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK
;
342 static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0
) { return 0x000020a8 + 0x5*i0
; }
343 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
344 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
345 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val
)
347 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK
;
349 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
350 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
351 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val
)
353 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK
;
355 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
356 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
357 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val
)
359 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK
;
361 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
362 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
363 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val
)
365 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK
;
367 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
368 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
369 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val
)
371 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK
;
373 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
374 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
375 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val
)
377 return ((val
) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT
) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK
;
380 #define REG_A4XX_RB_BLEND_RED 0x000020f3
381 #define A4XX_RB_BLEND_RED_UINT__MASK 0x00007fff
382 #define A4XX_RB_BLEND_RED_UINT__SHIFT 0
383 static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val
)
385 return ((val
) << A4XX_RB_BLEND_RED_UINT__SHIFT
) & A4XX_RB_BLEND_RED_UINT__MASK
;
387 #define A4XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
388 #define A4XX_RB_BLEND_RED_FLOAT__SHIFT 16
389 static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val
)
391 return ((util_float_to_half(val
)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT
) & A4XX_RB_BLEND_RED_FLOAT__MASK
;
394 #define REG_A4XX_RB_BLEND_GREEN 0x000020f4
395 #define A4XX_RB_BLEND_GREEN_UINT__MASK 0x00007fff
396 #define A4XX_RB_BLEND_GREEN_UINT__SHIFT 0
397 static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val
)
399 return ((val
) << A4XX_RB_BLEND_GREEN_UINT__SHIFT
) & A4XX_RB_BLEND_GREEN_UINT__MASK
;
401 #define A4XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
402 #define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
403 static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val
)
405 return ((util_float_to_half(val
)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT
) & A4XX_RB_BLEND_GREEN_FLOAT__MASK
;
408 #define REG_A4XX_RB_BLEND_BLUE 0x000020f5
409 #define A4XX_RB_BLEND_BLUE_UINT__MASK 0x00007fff
410 #define A4XX_RB_BLEND_BLUE_UINT__SHIFT 0
411 static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val
)
413 return ((val
) << A4XX_RB_BLEND_BLUE_UINT__SHIFT
) & A4XX_RB_BLEND_BLUE_UINT__MASK
;
415 #define A4XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
416 #define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
417 static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val
)
419 return ((util_float_to_half(val
)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT
) & A4XX_RB_BLEND_BLUE_FLOAT__MASK
;
422 #define REG_A4XX_RB_BLEND_ALPHA 0x000020f6
423 #define A4XX_RB_BLEND_ALPHA_UINT__MASK 0x00007fff
424 #define A4XX_RB_BLEND_ALPHA_UINT__SHIFT 0
425 static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val
)
427 return ((val
) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT
) & A4XX_RB_BLEND_ALPHA_UINT__MASK
;
429 #define A4XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
430 #define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
431 static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val
)
433 return ((util_float_to_half(val
)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT
) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK
;
436 #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
437 #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
438 #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
439 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val
)
441 return ((val
) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT
) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK
;
443 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
444 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
445 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
446 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val
)
448 return ((val
) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT
) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK
;
451 #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
452 #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND 0x00000001
453 #define A4XX_RB_FS_OUTPUT_FAST_CLEAR 0x00000100
454 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
455 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
456 static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val
)
458 return ((val
) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT
) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK
;
461 #define REG_A4XX_RB_RENDER_CONTROL3 0x000020fb
462 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK 0x0000001f
463 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT 0
464 static inline uint32_t A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE(uint32_t val
)
466 return ((val
) << A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT
) & A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK
;
469 #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
470 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
471 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
472 static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val
)
474 return ((val
) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT
) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK
;
476 #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
477 #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
478 static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val
)
480 return ((val
) << A4XX_RB_COPY_CONTROL_MODE__SHIFT
) & A4XX_RB_COPY_CONTROL_MODE__MASK
;
482 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
483 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
484 static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val
)
486 return ((val
) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT
) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK
;
488 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
489 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
490 static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val
)
492 return ((val
>> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT
) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK
;
495 #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
496 #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xffffffe0
497 #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 5
498 static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val
)
500 return ((val
>> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT
) & A4XX_RB_COPY_DEST_BASE_BASE__MASK
;
503 #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
504 #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
505 #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
506 static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val
)
508 return ((val
>> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT
) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK
;
511 #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
512 #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
513 #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
514 static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val
)
516 return ((val
) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT
) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK
;
518 #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
519 #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
520 static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val
)
522 return ((val
) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT
) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK
;
524 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
525 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
526 static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val
)
528 return ((val
) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT
) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK
;
530 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
531 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
532 static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val
)
534 return ((val
) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT
) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK
;
536 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
537 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
538 static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val
)
540 return ((val
) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT
) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK
;
542 #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
543 #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
544 static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val
)
546 return ((val
) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT
) & A4XX_RB_COPY_DEST_INFO_TILE__MASK
;
549 #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
550 #define A4XX_RB_FS_OUTPUT_REG_COLOR_PIPE_ENABLE 0x00000001
551 #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
553 #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
554 #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
555 #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
556 #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
557 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
558 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
559 static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val
)
561 return ((val
) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT
) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK
;
563 #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
564 #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
565 #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
567 #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
569 #define REG_A4XX_RB_DEPTH_INFO 0x00002103
570 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
571 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
572 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val
)
574 return ((val
) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT
) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK
;
576 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
577 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
578 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val
)
580 return ((val
>> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT
) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK
;
583 #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
584 #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
585 #define A4XX_RB_DEPTH_PITCH__SHIFT 0
586 static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val
)
588 return ((val
>> 5) << A4XX_RB_DEPTH_PITCH__SHIFT
) & A4XX_RB_DEPTH_PITCH__MASK
;
591 #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
592 #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
593 #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
594 static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val
)
596 return ((val
>> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT
) & A4XX_RB_DEPTH_PITCH2__MASK
;
599 #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
600 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
601 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
602 #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
603 #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
604 #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
605 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val
)
607 return ((val
) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT
) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK
;
609 #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
610 #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
611 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val
)
613 return ((val
) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT
) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK
;
615 #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
616 #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
617 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val
)
619 return ((val
) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT
) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK
;
621 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
622 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
623 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val
)
625 return ((val
) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT
) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK
;
627 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
628 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
629 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val
)
631 return ((val
) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT
) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK
;
633 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
634 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
635 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val
)
637 return ((val
) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT
) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK
;
639 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
640 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
641 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val
)
643 return ((val
) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT
) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK
;
645 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
646 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
647 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val
)
649 return ((val
) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT
) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK
;
652 #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
653 #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
655 #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
656 #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
657 #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
658 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val
)
660 return ((val
) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT
) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK
;
662 #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
663 #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
664 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val
)
666 return ((val
) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT
) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK
;
668 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
669 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
670 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val
)
672 return ((val
) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT
) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK
;
675 #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
676 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
677 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
678 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val
)
680 return ((val
) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT
) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK
;
682 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
683 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
684 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val
)
686 return ((val
) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT
) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK
;
688 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
689 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
690 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val
)
692 return ((val
) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT
) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK
;
695 #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
696 #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
697 #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
698 #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
699 static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val
)
701 return ((val
) << A4XX_RB_BIN_OFFSET_X__SHIFT
) & A4XX_RB_BIN_OFFSET_X__MASK
;
703 #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
704 #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
705 static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val
)
707 return ((val
) << A4XX_RB_BIN_OFFSET_Y__SHIFT
) & A4XX_RB_BIN_OFFSET_Y__MASK
;
710 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0
) { return 0x00002120 + 0x2*i0
; }
712 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0
) { return 0x00002120 + 0x2*i0
; }
714 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0
) { return 0x00002121 + 0x2*i0
; }
716 #define REG_A4XX_RBBM_HW_VERSION 0x00000000
718 #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
720 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0
) { return 0x00000004 + 0x1*i0
; }
722 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0
) { return 0x00000004 + 0x1*i0
; }
724 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0
) { return 0x00000008 + 0x1*i0
; }
726 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0
) { return 0x00000008 + 0x1*i0
; }
728 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0
) { return 0x0000000c + 0x1*i0
; }
730 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0
) { return 0x0000000c + 0x1*i0
; }
732 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0
) { return 0x00000010 + 0x1*i0
; }
734 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0
) { return 0x00000010 + 0x1*i0
; }
736 #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
738 #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
740 #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
742 #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
744 #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
746 #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
748 #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
750 #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
752 #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
754 #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
756 #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
758 #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
760 #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
762 #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
764 #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
766 #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
768 #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
770 #define REG_A4XX_RBBM_AHB_CMD 0x00000025
772 #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
774 #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
776 #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
778 #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
780 #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
782 #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
784 #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
786 #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
788 #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
790 #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
792 #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
794 #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
796 #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
798 #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
800 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
802 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
804 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
806 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
808 #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
810 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0
) { return 0x00000068 + 0x1*i0
; }
812 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0
) { return 0x00000068 + 0x1*i0
; }
814 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0
) { return 0x0000006c + 0x1*i0
; }
816 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0
) { return 0x0000006c + 0x1*i0
; }
818 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0
) { return 0x00000070 + 0x1*i0
; }
820 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0
) { return 0x00000070 + 0x1*i0
; }
822 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0
) { return 0x00000074 + 0x1*i0
; }
824 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0
) { return 0x00000074 + 0x1*i0
; }
826 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0
) { return 0x00000078 + 0x1*i0
; }
828 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0
) { return 0x00000078 + 0x1*i0
; }
830 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0
) { return 0x0000007c + 0x1*i0
; }
832 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0
) { return 0x0000007c + 0x1*i0
; }
834 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0
) { return 0x00000082 + 0x1*i0
; }
836 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0
) { return 0x00000082 + 0x1*i0
; }
838 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0
) { return 0x00000086 + 0x1*i0
; }
840 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0
) { return 0x00000086 + 0x1*i0
; }
842 #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
844 #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
846 #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
848 #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
850 #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
852 #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
854 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0
) { return 0x0000008e + 0x1*i0
; }
856 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0
) { return 0x0000008e + 0x1*i0
; }
858 #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
860 #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
862 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
864 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
866 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
868 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
870 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
872 #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
874 #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
876 #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
878 #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
880 #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
882 #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
884 #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
886 #define REG_A4XX_RBBM_STATUS 0x00000191
887 #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
888 #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
889 #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
890 #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
891 #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
892 #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
893 #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
894 #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
895 #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
896 #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
897 #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
898 #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
899 #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
900 #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
901 #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
902 #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
903 #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
904 #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
905 #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
906 #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
907 #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
909 #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
911 #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
913 #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
915 #define REG_A4XX_CP_RB_BASE 0x00000200
917 #define REG_A4XX_CP_RB_CNTL 0x00000201
919 #define REG_A4XX_CP_RB_WPTR 0x00000205
921 #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
923 #define REG_A4XX_CP_RB_RPTR 0x00000204
925 #define REG_A4XX_CP_IB1_BASE 0x00000206
927 #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
929 #define REG_A4XX_CP_IB2_BASE 0x00000208
931 #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
933 #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
935 #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
937 #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
939 #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
941 #define REG_A4XX_CP_ROQ_DATA 0x0000021d
943 #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
945 #define REG_A4XX_CP_MEQ_DATA 0x0000021f
947 #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
949 #define REG_A4XX_CP_MERCIU_DATA 0x00000221
951 #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
953 #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
955 #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
957 #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
959 #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
961 #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
963 #define REG_A4XX_CP_PREEMPT 0x0000022a
965 #define REG_A4XX_CP_CNTL 0x0000022c
967 #define REG_A4XX_CP_ME_CNTL 0x0000022d
969 #define REG_A4XX_CP_DEBUG 0x0000022e
971 #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
973 #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
975 #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
977 static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0
) { return 0x00000240 + 0x1*i0
; }
979 static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0
) { return 0x00000240 + 0x1*i0
; }
981 #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
983 #define REG_A4XX_CP_ST_BASE 0x000004c0
985 #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
987 #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
989 #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
991 #define REG_A4XX_CP_HW_FAULT 0x000004d8
993 #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
995 #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
997 #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
999 #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
1001 static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0
) { return 0x00000578 + 0x1*i0
; }
1003 static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0
) { return 0x00000578 + 0x1*i0
; }
1005 #define REG_A4XX_SP_VS_STATUS 0x00000ec0
1007 #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
1009 #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
1010 #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
1012 #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
1014 #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
1015 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1016 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1017 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val
)
1019 return ((val
) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT
) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK
;
1021 #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
1022 #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1023 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1024 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1025 static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val
)
1027 return ((val
) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT
) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK
;
1029 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1030 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1031 static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val
)
1033 return ((val
) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT
) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK
;
1035 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1036 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1037 static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val
)
1039 return ((val
) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT
) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK
;
1041 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1042 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1043 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val
)
1045 return ((val
) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT
) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK
;
1047 #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1048 #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1050 #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
1051 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1052 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1053 static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val
)
1055 return ((val
) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT
) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK
;
1057 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1058 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1059 static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val
)
1061 return ((val
) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT
) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK
;
1064 #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
1065 #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1066 #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1067 static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val
)
1069 return ((val
) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT
) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK
;
1071 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1072 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1073 static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val
)
1075 return ((val
) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT
) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK
;
1077 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1078 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1079 static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val
)
1081 return ((val
) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT
) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK
;
1084 static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0
) { return 0x000022c7 + 0x1*i0
; }
1086 static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0
) { return 0x000022c7 + 0x1*i0
; }
1087 #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1088 #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1089 static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val
)
1091 return ((val
) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT
) & A4XX_SP_VS_OUT_REG_A_REGID__MASK
;
1093 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1094 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1095 static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val
)
1097 return ((val
) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT
) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK
;
1099 #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1100 #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1101 static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val
)
1103 return ((val
) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT
) & A4XX_SP_VS_OUT_REG_B_REGID__MASK
;
1105 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1106 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1107 static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val
)
1109 return ((val
) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT
) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK
;
1112 static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0
) { return 0x000022d8 + 0x1*i0
; }
1114 static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0
) { return 0x000022d8 + 0x1*i0
; }
1115 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1116 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1117 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val
)
1119 return ((val
) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT
) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK
;
1121 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1122 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1123 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val
)
1125 return ((val
) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT
) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK
;
1127 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1128 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1129 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val
)
1131 return ((val
) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT
) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK
;
1133 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1134 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1135 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val
)
1137 return ((val
) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT
) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK
;
1140 #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
1141 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1142 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1143 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val
)
1145 return ((val
) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK
;
1147 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1148 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1149 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val
)
1151 return ((val
) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK
;
1154 #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
1156 #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
1158 #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
1160 #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
1162 #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
1163 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1164 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1165 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val
)
1167 return ((val
) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT
) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK
;
1169 #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
1170 #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1171 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1172 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1173 static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val
)
1175 return ((val
) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT
) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK
;
1177 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1178 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1179 static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val
)
1181 return ((val
) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT
) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK
;
1183 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1184 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1185 static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val
)
1187 return ((val
) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT
) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK
;
1189 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1190 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1191 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val
)
1193 return ((val
) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT
) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK
;
1195 #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1196 #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1198 #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
1199 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1200 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1201 static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val
)
1203 return ((val
) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT
) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK
;
1205 #define A4XX_SP_FS_CTRL_REG1_FACENESS 0x00080000
1206 #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
1207 #define A4XX_SP_FS_CTRL_REG1_FRAGCOORD 0x00200000
1209 #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
1210 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1211 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1212 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val
)
1214 return ((val
) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK
;
1216 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1217 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1218 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val
)
1220 return ((val
) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK
;
1223 #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
1225 #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
1227 #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
1229 #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
1231 #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
1232 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1233 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1234 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1235 static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val
)
1237 return ((val
) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT
) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK
;
1240 static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0
) { return 0x000022f1 + 0x1*i0
; }
1242 static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0
) { return 0x000022f1 + 0x1*i0
; }
1243 #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1244 #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
1245 static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val
)
1247 return ((val
) << A4XX_SP_FS_MRT_REG_REGID__SHIFT
) & A4XX_SP_FS_MRT_REG_REGID__MASK
;
1249 #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1250 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
1251 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
1252 static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val
)
1254 return ((val
) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT
) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK
;
1257 #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
1258 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1259 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1260 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val
)
1262 return ((val
) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK
;
1264 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1265 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1266 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val
)
1268 return ((val
) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK
;
1271 #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
1272 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1273 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1274 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val
)
1276 return ((val
) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK
;
1278 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1279 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1280 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val
)
1282 return ((val
) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK
;
1285 #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
1286 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1287 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1288 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val
)
1290 return ((val
) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK
;
1292 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1293 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1294 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val
)
1296 return ((val
) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK
;
1299 #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
1301 #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
1303 #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
1305 #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
1307 #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
1309 #define REG_A4XX_VPC_ATTR 0x00002140
1310 #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1311 #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
1312 static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val
)
1314 return ((val
) << A4XX_VPC_ATTR_TOTALATTR__SHIFT
) & A4XX_VPC_ATTR_TOTALATTR__MASK
;
1316 #define A4XX_VPC_ATTR_PSIZE 0x00000200
1317 #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
1318 #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1319 static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val
)
1321 return ((val
) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT
) & A4XX_VPC_ATTR_THRDASSIGN__MASK
;
1323 #define A4XX_VPC_ATTR_ENABLE 0x02000000
1325 #define REG_A4XX_VPC_PACK 0x00002141
1326 #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
1327 #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
1328 static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val
)
1330 return ((val
) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT
) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK
;
1332 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1333 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1334 static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val
)
1336 return ((val
) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT
) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK
;
1338 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1339 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1340 static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val
)
1342 return ((val
) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT
) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK
;
1345 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0
) { return 0x00002142 + 0x1*i0
; }
1347 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0
) { return 0x00002142 + 0x1*i0
; }
1349 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0
) { return 0x0000214a + 0x1*i0
; }
1351 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0
) { return 0x0000214a + 0x1*i0
; }
1353 #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
1355 #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
1356 #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
1357 #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
1358 static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val
)
1360 return ((val
>> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT
) & A4XX_VSC_BIN_SIZE_WIDTH__MASK
;
1362 #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
1363 #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
1364 static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val
)
1366 return ((val
>> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT
) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK
;
1369 #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
1371 #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
1373 #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
1375 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0
) { return 0x00000c08 + 0x1*i0
; }
1377 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0
) { return 0x00000c08 + 0x1*i0
; }
1378 #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
1379 #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
1380 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val
)
1382 return ((val
) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT
) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK
;
1384 #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
1385 #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
1386 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val
)
1388 return ((val
) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT
) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK
;
1390 #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
1391 #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
1392 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val
)
1394 return ((val
) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT
) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK
;
1396 #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
1397 #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
1398 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val
)
1400 return ((val
) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT
) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK
;
1403 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0
) { return 0x00000c10 + 0x1*i0
; }
1405 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0
) { return 0x00000c10 + 0x1*i0
; }
1407 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0
) { return 0x00000c18 + 0x1*i0
; }
1409 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0
) { return 0x00000c18 + 0x1*i0
; }
1411 #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
1413 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
1415 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
1417 #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
1419 #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
1421 #define REG_A4XX_VFD_CONTROL_0 0x00002200
1422 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
1423 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1424 static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val
)
1426 return ((val
) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT
) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK
;
1428 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
1429 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
1430 static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val
)
1432 return ((val
) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT
) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK
;
1434 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
1435 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
1436 static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val
)
1438 return ((val
) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT
) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK
;
1440 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
1441 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
1442 static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val
)
1444 return ((val
) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT
) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK
;
1447 #define REG_A4XX_VFD_CONTROL_1 0x00002201
1448 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1449 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1450 static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val
)
1452 return ((val
) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT
) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK
;
1454 #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1455 #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1456 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val
)
1458 return ((val
) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT
) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK
;
1460 #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1461 #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1462 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val
)
1464 return ((val
) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT
) & A4XX_VFD_CONTROL_1_REGID4INST__MASK
;
1467 #define REG_A4XX_VFD_CONTROL_2 0x00002202
1469 #define REG_A4XX_VFD_CONTROL_3 0x00002203
1470 #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK 0x0000ff00
1471 #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT 8
1472 static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val
)
1474 return ((val
) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT
) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK
;
1477 #define REG_A4XX_VFD_CONTROL_4 0x00002204
1479 #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
1481 static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0
) { return 0x0000220a + 0x4*i0
; }
1483 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0
) { return 0x0000220a + 0x4*i0
; }
1484 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1485 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1486 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val
)
1488 return ((val
) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT
) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK
;
1490 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1491 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1492 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val
)
1494 return ((val
) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT
) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK
;
1496 #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
1497 #define A4XX_VFD_FETCH_INSTR_0_INSTANCED 0x00100000
1499 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0
) { return 0x0000220b + 0x4*i0
; }
1501 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0
) { return 0x0000220c + 0x4*i0
; }
1502 #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
1503 #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
1504 static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val
)
1506 return ((val
>> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT
) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK
;
1509 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0
) { return 0x0000220d + 0x4*i0
; }
1510 #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK 0x000001ff
1511 #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT 0
1512 static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val
)
1514 return ((val
) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT
) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK
;
1517 static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0
) { return 0x0000228a + 0x1*i0
; }
1519 static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0
) { return 0x0000228a + 0x1*i0
; }
1520 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1521 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1522 static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val
)
1524 return ((val
) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT
) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK
;
1526 #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1527 #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1528 #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1529 static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val
)
1531 return ((val
) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT
) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK
;
1533 #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1534 #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1535 static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val
)
1537 return ((val
) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT
) & A4XX_VFD_DECODE_INSTR_REGID__MASK
;
1539 #define A4XX_VFD_DECODE_INSTR_INT 0x00100000
1540 #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1541 #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1542 static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val
)
1544 return ((val
) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT
) & A4XX_VFD_DECODE_INSTR_SWAP__MASK
;
1546 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1547 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1548 static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val
)
1550 return ((val
) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT
) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK
;
1552 #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1553 #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1555 #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
1557 #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
1559 #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
1561 #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
1563 #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
1565 #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
1567 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
1569 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
1571 #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
1573 #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
1574 #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
1576 #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
1577 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
1578 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
1579 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val
)
1581 return ((val
) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT
) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK
;
1583 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
1584 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
1585 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val
)
1587 return ((val
) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT
) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK
;
1590 #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
1591 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1592 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1593 static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val
)
1595 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT
) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK
;
1598 #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
1599 #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1600 #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1601 static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val
)
1603 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT
) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK
;
1606 #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
1607 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
1608 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
1609 static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val
)
1611 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT
) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK
;
1614 #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
1615 #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
1616 #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
1617 static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val
)
1619 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT
) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK
;
1622 #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
1623 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
1624 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
1625 static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val
)
1627 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT
) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK
;
1630 #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
1631 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
1632 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
1633 static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val
)
1635 return ((fui(val
)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT
) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK
;
1638 #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
1639 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1640 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
1641 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val
)
1643 return ((((uint32_t)(val
* 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT
) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK
;
1645 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1646 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
1647 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val
)
1649 return ((((uint32_t)(val
* 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT
) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK
;
1652 #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
1653 #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
1654 #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
1655 static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val
)
1657 return ((((int32_t)(val
* 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT
) & A4XX_GRAS_SU_POINT_SIZE__MASK
;
1660 #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
1661 #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
1663 #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
1664 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
1665 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
1666 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val
)
1668 return ((fui(val
)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT
) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK
;
1671 #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
1672 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
1673 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
1674 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val
)
1676 return ((fui(val
)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT
) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK
;
1679 #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
1680 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
1681 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
1682 static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val
)
1684 return ((val
) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT
) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK
;
1687 #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
1688 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
1689 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
1690 #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
1691 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
1692 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
1693 static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val
)
1695 return ((((int32_t)(val
* 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT
) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK
;
1697 #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
1698 #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
1700 #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
1701 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
1702 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
1703 static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val
)
1705 return ((val
) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT
) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK
;
1707 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
1708 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
1709 static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val
)
1711 return ((val
) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT
) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK
;
1713 #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
1714 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
1715 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
1716 static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val
)
1718 return ((val
) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT
) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK
;
1721 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
1722 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1723 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
1724 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
1725 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val
)
1727 return ((val
) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT
) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK
;
1729 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
1730 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
1731 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val
)
1733 return ((val
) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT
) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK
;
1736 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
1737 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1738 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
1739 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
1740 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val
)
1742 return ((val
) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT
) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK
;
1744 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
1745 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
1746 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val
)
1748 return ((val
) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT
) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK
;
1751 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
1752 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1753 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
1754 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
1755 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val
)
1757 return ((val
) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT
) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK
;
1759 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
1760 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
1761 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val
)
1763 return ((val
) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT
) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK
;
1766 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
1767 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1768 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
1769 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
1770 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val
)
1772 return ((val
) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT
) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK
;
1774 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
1775 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
1776 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val
)
1778 return ((val
) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT
) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK
;
1781 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR 0x0000209e
1782 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE 0x80000000
1783 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK 0x00007fff
1784 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT 0
1785 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val
)
1787 return ((val
) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT
) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK
;
1789 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK 0x7fff0000
1790 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT 16
1791 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val
)
1793 return ((val
) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT
) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK
;
1796 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
1797 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE 0x80000000
1798 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK 0x00007fff
1799 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT 0
1800 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val
)
1802 return ((val
) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT
) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK
;
1804 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK 0x7fff0000
1805 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT 16
1806 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val
)
1808 return ((val
) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT
) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK
;
1811 #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
1813 #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
1815 #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
1817 #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
1819 #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
1821 #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
1823 #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
1825 #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
1827 #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
1829 #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
1831 #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
1833 #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
1834 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1835 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1836 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val
)
1838 return ((val
) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT
) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK
;
1840 #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1841 #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1842 #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1843 #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1844 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1845 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1846 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val
)
1848 return ((val
) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT
) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK
;
1850 #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1851 #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1852 #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1853 #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1855 #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
1856 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1857 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1858 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val
)
1860 return ((val
) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT
) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK
;
1862 #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1863 #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1864 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK 0x00ff0000
1865 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT 16
1866 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val
)
1868 return ((val
) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT
) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK
;
1870 #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1872 #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
1873 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1874 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1875 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val
)
1877 return ((val
) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT
) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK
;
1879 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000003fc
1880 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 2
1881 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val
)
1883 return ((val
) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT
) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK
;
1886 #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
1887 #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1888 #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1889 static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val
)
1891 return ((val
) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT
) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK
;
1894 #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
1895 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1896 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1897 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val
)
1899 return ((val
) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT
) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK
;
1901 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1902 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1903 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val
)
1905 return ((val
) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK
;
1907 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1908 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1909 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val
)
1911 return ((val
) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK
;
1913 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1914 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1915 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val
)
1917 return ((val
) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT
) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK
;
1920 #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
1921 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1922 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1923 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val
)
1925 return ((val
) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT
) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK
;
1927 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1928 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1929 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val
)
1931 return ((val
) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK
;
1933 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1934 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1935 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val
)
1937 return ((val
) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK
;
1939 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1940 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1941 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val
)
1943 return ((val
) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT
) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK
;
1946 #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
1947 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1948 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1949 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val
)
1951 return ((val
) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT
) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK
;
1953 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1954 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1955 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val
)
1957 return ((val
) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK
;
1959 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1960 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1961 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val
)
1963 return ((val
) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK
;
1965 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1966 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1967 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val
)
1969 return ((val
) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT
) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK
;
1972 #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
1973 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1974 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1975 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val
)
1977 return ((val
) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT
) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK
;
1979 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1980 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1981 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val
)
1983 return ((val
) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK
;
1985 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1986 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1987 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val
)
1989 return ((val
) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK
;
1991 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1992 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1993 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val
)
1995 return ((val
) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT
) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK
;
1998 #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
1999 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
2000 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
2001 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val
)
2003 return ((val
) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT
) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK
;
2005 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
2006 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
2007 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val
)
2009 return ((val
) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT
) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK
;
2011 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
2012 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
2013 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val
)
2015 return ((val
) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT
) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK
;
2017 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
2018 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
2019 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val
)
2021 return ((val
) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT
) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK
;
2024 #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
2026 #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
2027 #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
2029 #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
2031 #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
2033 #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
2035 #define REG_A4XX_PC_BIN_BASE 0x000021c0
2037 #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
2038 #define A4XX_PC_PRIM_VTX_CNTL_VAROUT 0x00000001
2039 #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
2040 #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
2042 #define REG_A4XX_UNKNOWN_21C5 0x000021c5
2044 #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
2046 #define REG_A4XX_PC_GS_PARAM 0x000021e5
2048 #define REG_A4XX_PC_HS_PARAM 0x000021e7
2050 #define REG_A4XX_VBIF_VERSION 0x00003000
2052 #define REG_A4XX_VBIF_CLKON 0x00003001
2053 #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
2055 #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
2057 #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
2059 #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2061 #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2063 #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2065 #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2067 #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2069 #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2071 #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
2073 #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
2075 #define REG_A4XX_UNKNOWN_0D01 0x00000d01
2077 #define REG_A4XX_UNKNOWN_0E05 0x00000e05
2079 #define REG_A4XX_UNKNOWN_0E42 0x00000e42
2081 #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
2083 #define REG_A4XX_UNKNOWN_0EC3 0x00000ec3
2085 #define REG_A4XX_UNKNOWN_0F03 0x00000f03
2087 #define REG_A4XX_UNKNOWN_2001 0x00002001
2089 #define REG_A4XX_UNKNOWN_209B 0x0000209b
2091 #define REG_A4XX_UNKNOWN_20EF 0x000020ef
2093 #define REG_A4XX_UNKNOWN_20F0 0x000020f0
2095 #define REG_A4XX_UNKNOWN_20F1 0x000020f1
2097 #define REG_A4XX_UNKNOWN_20F2 0x000020f2
2099 #define REG_A4XX_UNKNOWN_20F7 0x000020f7
2100 #define A4XX_UNKNOWN_20F7__MASK 0xffffffff
2101 #define A4XX_UNKNOWN_20F7__SHIFT 0
2102 static inline uint32_t A4XX_UNKNOWN_20F7(float val
)
2104 return ((fui(val
)) << A4XX_UNKNOWN_20F7__SHIFT
) & A4XX_UNKNOWN_20F7__MASK
;
2107 #define REG_A4XX_UNKNOWN_2152 0x00002152
2109 #define REG_A4XX_UNKNOWN_2153 0x00002153
2111 #define REG_A4XX_UNKNOWN_2154 0x00002154
2113 #define REG_A4XX_UNKNOWN_2155 0x00002155
2115 #define REG_A4XX_UNKNOWN_2156 0x00002156
2117 #define REG_A4XX_UNKNOWN_2157 0x00002157
2119 #define REG_A4XX_UNKNOWN_21C3 0x000021c3
2121 #define REG_A4XX_UNKNOWN_21E6 0x000021e6
2123 #define REG_A4XX_UNKNOWN_2209 0x00002209
2125 #define REG_A4XX_UNKNOWN_22D7 0x000022d7
2127 #define REG_A4XX_UNKNOWN_2381 0x00002381
2129 #define REG_A4XX_UNKNOWN_23A0 0x000023a0
2131 #define REG_A4XX_TEX_SAMP_0 0x00000000
2132 #define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
2133 #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
2134 #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
2135 static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val
)
2137 return ((val
) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT
) & A4XX_TEX_SAMP_0_XY_MAG__MASK
;
2139 #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
2140 #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
2141 static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val
)
2143 return ((val
) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT
) & A4XX_TEX_SAMP_0_XY_MIN__MASK
;
2145 #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
2146 #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
2147 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val
)
2149 return ((val
) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT
) & A4XX_TEX_SAMP_0_WRAP_S__MASK
;
2151 #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
2152 #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
2153 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val
)
2155 return ((val
) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT
) & A4XX_TEX_SAMP_0_WRAP_T__MASK
;
2157 #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
2158 #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
2159 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val
)
2161 return ((val
) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT
) & A4XX_TEX_SAMP_0_WRAP_R__MASK
;
2164 #define REG_A4XX_TEX_SAMP_1 0x00000001
2165 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
2166 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
2167 static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val
)
2169 return ((val
) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT
) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK
;
2171 #define A4XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
2172 #define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
2173 #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
2174 #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
2175 static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val
)
2177 return ((((uint32_t)(val
* 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT
) & A4XX_TEX_SAMP_1_MAX_LOD__MASK
;
2179 #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
2180 #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
2181 static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val
)
2183 return ((((uint32_t)(val
* 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT
) & A4XX_TEX_SAMP_1_MIN_LOD__MASK
;
2186 #define REG_A4XX_TEX_CONST_0 0x00000000
2187 #define A4XX_TEX_CONST_0_TILED 0x00000001
2188 #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2189 #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2190 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val
)
2192 return ((val
) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT
) & A4XX_TEX_CONST_0_SWIZ_X__MASK
;
2194 #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2195 #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2196 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val
)
2198 return ((val
) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT
) & A4XX_TEX_CONST_0_SWIZ_Y__MASK
;
2200 #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2201 #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2202 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val
)
2204 return ((val
) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT
) & A4XX_TEX_CONST_0_SWIZ_Z__MASK
;
2206 #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2207 #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2208 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val
)
2210 return ((val
) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT
) & A4XX_TEX_CONST_0_SWIZ_W__MASK
;
2212 #define A4XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2213 #define A4XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2214 static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val
)
2216 return ((val
) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT
) & A4XX_TEX_CONST_0_MIPLVLS__MASK
;
2218 #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2219 #define A4XX_TEX_CONST_0_FMT__SHIFT 22
2220 static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val
)
2222 return ((val
) << A4XX_TEX_CONST_0_FMT__SHIFT
) & A4XX_TEX_CONST_0_FMT__MASK
;
2224 #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
2225 #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
2226 static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val
)
2228 return ((val
) << A4XX_TEX_CONST_0_TYPE__SHIFT
) & A4XX_TEX_CONST_0_TYPE__MASK
;
2231 #define REG_A4XX_TEX_CONST_1 0x00000001
2232 #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
2233 #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
2234 static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val
)
2236 return ((val
) << A4XX_TEX_CONST_1_HEIGHT__SHIFT
) & A4XX_TEX_CONST_1_HEIGHT__MASK
;
2238 #define A4XX_TEX_CONST_1_WIDTH__MASK 0x1fff8000
2239 #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
2240 static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val
)
2242 return ((val
) << A4XX_TEX_CONST_1_WIDTH__SHIFT
) & A4XX_TEX_CONST_1_WIDTH__MASK
;
2245 #define REG_A4XX_TEX_CONST_2 0x00000002
2246 #define A4XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
2247 #define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
2248 static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val
)
2250 return ((val
) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT
) & A4XX_TEX_CONST_2_FETCHSIZE__MASK
;
2252 #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
2253 #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
2254 static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val
)
2256 return ((val
) << A4XX_TEX_CONST_2_PITCH__SHIFT
) & A4XX_TEX_CONST_2_PITCH__MASK
;
2258 #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2259 #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
2260 static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val
)
2262 return ((val
) << A4XX_TEX_CONST_2_SWAP__SHIFT
) & A4XX_TEX_CONST_2_SWAP__MASK
;
2265 #define REG_A4XX_TEX_CONST_3 0x00000003
2266 #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x00003fff
2267 #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
2268 static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val
)
2270 return ((val
>> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT
) & A4XX_TEX_CONST_3_LAYERSZ__MASK
;
2272 #define A4XX_TEX_CONST_3_DEPTH__MASK 0x7ffc0000
2273 #define A4XX_TEX_CONST_3_DEPTH__SHIFT 18
2274 static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val
)
2276 return ((val
) << A4XX_TEX_CONST_3_DEPTH__SHIFT
) & A4XX_TEX_CONST_3_DEPTH__MASK
;
2279 #define REG_A4XX_TEX_CONST_4 0x00000004
2280 #define A4XX_TEX_CONST_4_LAYERSZ__MASK 0x0000000f
2281 #define A4XX_TEX_CONST_4_LAYERSZ__SHIFT 0
2282 static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val
)
2284 return ((val
>> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT
) & A4XX_TEX_CONST_4_LAYERSZ__MASK
;
2286 #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffe0
2287 #define A4XX_TEX_CONST_4_BASE__SHIFT 5
2288 static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val
)
2290 return ((val
>> 5) << A4XX_TEX_CONST_4_BASE__SHIFT
) & A4XX_TEX_CONST_4_BASE__MASK
;
2293 #define REG_A4XX_TEX_CONST_5 0x00000005
2295 #define REG_A4XX_TEX_CONST_6 0x00000006
2297 #define REG_A4XX_TEX_CONST_7 0x00000007
2300 #endif /* A4XX_XML */