2 * Copyright 2004-20010 Analog Devices Inc.
3 * 2005 National ICT Australia (NICTA)
4 * Aidan Williams <aidan@nicta.com.au>
6 * Licensed under the GPL-2 or later.
9 #include <linux/device.h>
10 #include <linux/platform_device.h>
11 #include <linux/mtd/mtd.h>
12 #include <linux/mtd/partitions.h>
13 #include <linux/mtd/physmap.h>
14 #include <linux/spi/spi.h>
15 #include <linux/spi/flash.h>
16 #include <linux/i2c.h>
17 #include <linux/irq.h>
18 #include <linux/interrupt.h>
19 #include <linux/usb/musb.h>
20 #include <linux/leds.h>
21 #include <linux/input.h>
23 #include <asm/bfin5xx_spi.h>
24 #include <asm/reboot.h>
26 #include <asm/portmux.h>
31 * Name the Board for the /proc/cpuinfo
33 const char bfin_board_name
[] = "ADI BF527-AD7160EVAL";
36 * Driver needs to know address, irq and flag pin.
39 #if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
40 static struct resource musb_resources
[] = {
44 .flags
= IORESOURCE_MEM
,
46 [1] = { /* general IRQ */
47 .start
= IRQ_USB_INT0
,
49 .flags
= IORESOURCE_IRQ
| IORESOURCE_IRQ_HIGHLEVEL
,
54 .flags
= IORESOURCE_IRQ
| IORESOURCE_IRQ_HIGHLEVEL
,
58 static struct musb_hdrc_config musb_config
= {
65 .gpio_vrsel
= GPIO_PG13
,
66 /* Some custom boards need to be active low, just set it to "0"
69 .gpio_vrsel_active
= 1,
70 .clkin
= 24, /* musb CLKIN in MHZ */
73 static struct musb_hdrc_platform_data musb_plat
= {
74 #if defined(CONFIG_USB_MUSB_OTG)
76 #elif defined(CONFIG_USB_MUSB_HDRC_HCD)
78 #elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
79 .mode
= MUSB_PERIPHERAL
,
81 .config
= &musb_config
,
84 static u64 musb_dmamask
= ~(u32
)0;
86 static struct platform_device musb_device
= {
87 .name
= "musb-blackfin",
90 .dma_mask
= &musb_dmamask
,
91 .coherent_dma_mask
= 0xffffffff,
92 .platform_data
= &musb_plat
,
94 .num_resources
= ARRAY_SIZE(musb_resources
),
95 .resource
= musb_resources
,
99 #if defined(CONFIG_FB_BFIN_RA158Z) || defined(CONFIG_FB_BFIN_RA158Z_MODULE)
100 static struct resource bf52x_ra158z_resources
[] = {
102 .start
= IRQ_PPI_ERROR
,
103 .end
= IRQ_PPI_ERROR
,
104 .flags
= IORESOURCE_IRQ
,
108 static struct platform_device bf52x_ra158z_device
= {
109 .name
= "bfin-ra158z",
111 .num_resources
= ARRAY_SIZE(bf52x_ra158z_resources
),
112 .resource
= bf52x_ra158z_resources
,
116 #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
117 static struct mtd_partition ad7160eval_partitions
[] = {
119 .name
= "bootloader(nor)",
123 .name
= "linux kernel(nor)",
125 .offset
= MTDPART_OFS_APPEND
,
127 .name
= "file system(nor)",
128 .size
= MTDPART_SIZ_FULL
,
129 .offset
= MTDPART_OFS_APPEND
,
133 static struct physmap_flash_data ad7160eval_flash_data
= {
135 .parts
= ad7160eval_partitions
,
136 .nr_parts
= ARRAY_SIZE(ad7160eval_partitions
),
139 static struct resource ad7160eval_flash_resource
= {
142 .flags
= IORESOURCE_MEM
,
145 static struct platform_device ad7160eval_flash_device
= {
146 .name
= "physmap-flash",
149 .platform_data
= &ad7160eval_flash_data
,
152 .resource
= &ad7160eval_flash_resource
,
156 #if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
157 static struct mtd_partition partition_info
[] = {
159 .name
= "linux kernel(nand)",
161 .size
= 4 * 1024 * 1024,
164 .name
= "file system(nand)",
165 .offset
= MTDPART_OFS_APPEND
,
166 .size
= MTDPART_SIZ_FULL
,
170 static struct bf5xx_nand_platform bf5xx_nand_platform
= {
171 .data_width
= NFC_NWIDTH_8
,
172 .partitions
= partition_info
,
173 .nr_partitions
= ARRAY_SIZE(partition_info
),
178 static struct resource bf5xx_nand_resources
[] = {
181 .end
= NFC_DATA_RD
+ 2,
182 .flags
= IORESOURCE_MEM
,
187 .flags
= IORESOURCE_IRQ
,
191 static struct platform_device bf5xx_nand_device
= {
192 .name
= "bf5xx-nand",
194 .num_resources
= ARRAY_SIZE(bf5xx_nand_resources
),
195 .resource
= bf5xx_nand_resources
,
197 .platform_data
= &bf5xx_nand_platform
,
202 #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
203 static struct platform_device rtc_device
= {
209 #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
210 #include <linux/bfin_mac.h>
211 static const unsigned short bfin_mac_peripherals
[] = P_RMII0
;
213 static struct bfin_phydev_platform_data bfin_phydev_data
[] = {
216 .irq
= IRQ_MAC_PHYINT
,
220 static struct bfin_mii_bus_platform_data bfin_mii_bus_data
= {
222 .phydev_data
= bfin_phydev_data
,
223 .phy_mode
= PHY_INTERFACE_MODE_RMII
,
224 .mac_peripherals
= bfin_mac_peripherals
,
227 static struct platform_device bfin_mii_bus
= {
228 .name
= "bfin_mii_bus",
230 .platform_data
= &bfin_mii_bus_data
,
234 static struct platform_device bfin_mac_device
= {
237 .platform_data
= &bfin_mii_bus
,
243 #if defined(CONFIG_MTD_M25P80) \
244 || defined(CONFIG_MTD_M25P80_MODULE)
245 static struct mtd_partition bfin_spi_flash_partitions
[] = {
247 .name
= "bootloader(spi)",
250 .mask_flags
= MTD_CAP_ROM
252 .name
= "linux kernel(spi)",
253 .size
= MTDPART_SIZ_FULL
,
254 .offset
= MTDPART_OFS_APPEND
,
258 static struct flash_platform_data bfin_spi_flash_data
= {
260 .parts
= bfin_spi_flash_partitions
,
261 .nr_parts
= ARRAY_SIZE(bfin_spi_flash_partitions
),
265 /* SPI flash chip (m25p64) */
266 static struct bfin5xx_spi_chip spi_flash_chip_info
= {
267 .enable_dma
= 0, /* use dma transfer with this chip*/
272 #if defined(CONFIG_SND_BF5XX_SOC_AD183X) \
273 || defined(CONFIG_SND_BF5XX_SOC_AD183X_MODULE)
274 static struct bfin5xx_spi_chip ad1836_spi_chip_info
= {
280 #if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
281 static struct bfin5xx_spi_chip mmc_spi_chip_info
= {
287 #if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
288 static struct bfin5xx_spi_chip spidev_chip_info
= {
294 #if defined(CONFIG_SND_BF5XX_I2S) || defined(CONFIG_SND_BF5XX_I2S_MODULE)
295 static struct platform_device bfin_i2s
= {
297 .id
= CONFIG_SND_BF5XX_SPORT_NUM
,
298 /* TODO: add platform data here */
302 #if defined(CONFIG_SND_BF5XX_TDM) || defined(CONFIG_SND_BF5XX_TDM_MODULE)
303 static struct platform_device bfin_tdm
= {
305 .id
= CONFIG_SND_BF5XX_SPORT_NUM
,
306 /* TODO: add platform data here */
310 static struct spi_board_info bfin_spi_board_info
[] __initdata
= {
311 #if defined(CONFIG_MTD_M25P80) \
312 || defined(CONFIG_MTD_M25P80_MODULE)
314 /* the modalias must be the same as spi device driver name */
315 .modalias
= "m25p80", /* Name of spi_driver for this device */
316 .max_speed_hz
= 25000000, /* max spi clock (SCK) speed in HZ */
317 .bus_num
= 0, /* Framework bus number */
318 .chip_select
= 1, /* Framework chip select. On STAMP537 it is SPISSEL1*/
319 .platform_data
= &bfin_spi_flash_data
,
320 .controller_data
= &spi_flash_chip_info
,
324 #if defined(CONFIG_SND_BF5XX_SOC_AD183X) \
325 || defined(CONFIG_SND_BF5XX_SOC_AD183X_MODULE)
327 .modalias
= "ad183x",
328 .max_speed_hz
= 3125000, /* max spi clock (SCK) speed in HZ */
331 .controller_data
= &ad1836_spi_chip_info
,
334 #if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
336 .modalias
= "mmc_spi",
337 .max_speed_hz
= 30000000, /* max spi clock (SCK) speed in HZ */
339 .chip_select
= GPIO_PH3
+ MAX_CTRL_CS
,
340 .controller_data
= &mmc_spi_chip_info
,
344 #if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
346 .modalias
= "spidev",
347 .max_speed_hz
= 3125000, /* max spi clock (SCK) speed in HZ */
350 .controller_data
= &spidev_chip_info
,
355 #if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
356 /* SPI controller data */
357 static struct bfin5xx_spi_master bfin_spi0_info
= {
358 .num_chipselect
= MAX_CTRL_CS
+ MAX_BLACKFIN_GPIOS
,
359 .enable_dma
= 1, /* master has the ability to do dma transfer */
360 .pin_req
= {P_SPI0_SCK
, P_SPI0_MISO
, P_SPI0_MOSI
, 0},
364 static struct resource bfin_spi0_resource
[] = {
366 .start
= SPI0_REGBASE
,
367 .end
= SPI0_REGBASE
+ 0xFF,
368 .flags
= IORESOURCE_MEM
,
373 .flags
= IORESOURCE_DMA
,
378 .flags
= IORESOURCE_IRQ
,
382 static struct platform_device bfin_spi0_device
= {
384 .id
= 0, /* Bus number */
385 .num_resources
= ARRAY_SIZE(bfin_spi0_resource
),
386 .resource
= bfin_spi0_resource
,
388 .platform_data
= &bfin_spi0_info
, /* Passed to driver */
391 #endif /* spi master and devices */
393 #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
394 #ifdef CONFIG_SERIAL_BFIN_UART0
395 static struct resource bfin_uart0_resources
[] = {
399 .flags
= IORESOURCE_MEM
,
402 .start
= IRQ_UART0_RX
,
403 .end
= IRQ_UART0_RX
+1,
404 .flags
= IORESOURCE_IRQ
,
407 .start
= IRQ_UART0_ERROR
,
408 .end
= IRQ_UART0_ERROR
,
409 .flags
= IORESOURCE_IRQ
,
412 .start
= CH_UART0_TX
,
414 .flags
= IORESOURCE_DMA
,
417 .start
= CH_UART0_RX
,
419 .flags
= IORESOURCE_DMA
,
423 static unsigned short bfin_uart0_peripherals
[] = {
424 P_UART0_TX
, P_UART0_RX
, 0
427 static struct platform_device bfin_uart0_device
= {
430 .num_resources
= ARRAY_SIZE(bfin_uart0_resources
),
431 .resource
= bfin_uart0_resources
,
433 .platform_data
= &bfin_uart0_peripherals
, /* Passed to driver */
437 #ifdef CONFIG_SERIAL_BFIN_UART1
438 static struct resource bfin_uart1_resources
[] = {
442 .flags
= IORESOURCE_MEM
,
445 .start
= IRQ_UART1_RX
,
446 .end
= IRQ_UART1_RX
+1,
447 .flags
= IORESOURCE_IRQ
,
450 .start
= IRQ_UART1_ERROR
,
451 .end
= IRQ_UART1_ERROR
,
452 .flags
= IORESOURCE_IRQ
,
455 .start
= CH_UART1_TX
,
457 .flags
= IORESOURCE_DMA
,
460 .start
= CH_UART1_RX
,
462 .flags
= IORESOURCE_DMA
,
464 #ifdef CONFIG_BFIN_UART1_CTSRTS
468 .flags
= IORESOURCE_IO
,
473 .flags
= IORESOURCE_IO
,
478 static unsigned short bfin_uart1_peripherals
[] = {
479 P_UART1_TX
, P_UART1_RX
, 0
482 static struct platform_device bfin_uart1_device
= {
485 .num_resources
= ARRAY_SIZE(bfin_uart1_resources
),
486 .resource
= bfin_uart1_resources
,
488 .platform_data
= &bfin_uart1_peripherals
, /* Passed to driver */
494 #if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
495 #ifdef CONFIG_BFIN_SIR0
496 static struct resource bfin_sir0_resources
[] = {
500 .flags
= IORESOURCE_MEM
,
503 .start
= IRQ_UART0_RX
,
504 .end
= IRQ_UART0_RX
+1,
505 .flags
= IORESOURCE_IRQ
,
508 .start
= CH_UART0_RX
,
509 .end
= CH_UART0_RX
+1,
510 .flags
= IORESOURCE_DMA
,
514 static struct platform_device bfin_sir0_device
= {
517 .num_resources
= ARRAY_SIZE(bfin_sir0_resources
),
518 .resource
= bfin_sir0_resources
,
521 #ifdef CONFIG_BFIN_SIR1
522 static struct resource bfin_sir1_resources
[] = {
526 .flags
= IORESOURCE_MEM
,
529 .start
= IRQ_UART1_RX
,
530 .end
= IRQ_UART1_RX
+1,
531 .flags
= IORESOURCE_IRQ
,
534 .start
= CH_UART1_RX
,
535 .end
= CH_UART1_RX
+1,
536 .flags
= IORESOURCE_DMA
,
540 static struct platform_device bfin_sir1_device
= {
543 .num_resources
= ARRAY_SIZE(bfin_sir1_resources
),
544 .resource
= bfin_sir1_resources
,
549 #if defined(CONFIG_TOUCHSCREEN_AD7160) || defined(CONFIG_TOUCHSCREEN_AD7160_MODULE)
550 #include <linux/input/ad7160.h>
551 static const struct ad7160_platform_data bfin_ad7160_ts_info
= {
556 .coord_pref
= AD7160_ORIG_TOP_LEFT
,
557 .first_touch_window
= 5,
559 .event_cabs
= AD7160_EMIT_ABS_MT_TRACKING_ID
|
560 AD7160_EMIT_ABS_MT_PRESSURE
|
561 AD7160_TRACKING_ID_ASCENDING
,
562 .finger_act_ctrl
= 0x64,
563 .haptic_effect1_ctrl
= AD7160_HAPTIC_SLOT_A(60) |
564 AD7160_HAPTIC_SLOT_A_LVL_HIGH
|
565 AD7160_HAPTIC_SLOT_B(60) |
566 AD7160_HAPTIC_SLOT_B_LVL_LOW
,
568 .haptic_effect2_ctrl
= AD7160_HAPTIC_SLOT_A(20) |
569 AD7160_HAPTIC_SLOT_A_LVL_HIGH
|
570 AD7160_HAPTIC_SLOT_B(80) |
571 AD7160_HAPTIC_SLOT_B_LVL_LOW
|
572 AD7160_HAPTIC_SLOT_C(120) |
573 AD7160_HAPTIC_SLOT_C_LVL_HIGH
|
574 AD7160_HAPTIC_SLOT_D(30) |
575 AD7160_HAPTIC_SLOT_D_LVL_LOW
,
579 #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
580 static struct resource bfin_twi0_resource
[] = {
582 .start
= TWI0_REGBASE
,
584 .flags
= IORESOURCE_MEM
,
589 .flags
= IORESOURCE_IRQ
,
593 static struct platform_device i2c_bfin_twi_device
= {
594 .name
= "i2c-bfin-twi",
596 .num_resources
= ARRAY_SIZE(bfin_twi0_resource
),
597 .resource
= bfin_twi0_resource
,
601 static struct i2c_board_info __initdata bfin_i2c_board_info
[] = {
602 #if defined(CONFIG_TOUCHSCREEN_AD7160) || defined(CONFIG_TOUCHSCREEN_AD7160_MODULE)
604 I2C_BOARD_INFO("ad7160", 0x33),
606 .platform_data
= (void *)&bfin_ad7160_ts_info
,
611 #if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
612 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
613 static struct resource bfin_sport0_uart_resources
[] = {
615 .start
= SPORT0_TCR1
,
616 .end
= SPORT0_MRCS3
+4,
617 .flags
= IORESOURCE_MEM
,
620 .start
= IRQ_SPORT0_RX
,
621 .end
= IRQ_SPORT0_RX
+1,
622 .flags
= IORESOURCE_IRQ
,
625 .start
= IRQ_SPORT0_ERROR
,
626 .end
= IRQ_SPORT0_ERROR
,
627 .flags
= IORESOURCE_IRQ
,
631 static unsigned short bfin_sport0_peripherals
[] = {
632 P_SPORT0_TFS
, P_SPORT0_DTPRI
, P_SPORT0_TSCLK
, P_SPORT0_RFS
,
633 P_SPORT0_DRPRI
, P_SPORT0_RSCLK
, 0
636 static struct platform_device bfin_sport0_uart_device
= {
637 .name
= "bfin-sport-uart",
639 .num_resources
= ARRAY_SIZE(bfin_sport0_uart_resources
),
640 .resource
= bfin_sport0_uart_resources
,
642 .platform_data
= &bfin_sport0_peripherals
, /* Passed to driver */
646 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
647 static struct resource bfin_sport1_uart_resources
[] = {
649 .start
= SPORT1_TCR1
,
650 .end
= SPORT1_MRCS3
+4,
651 .flags
= IORESOURCE_MEM
,
654 .start
= IRQ_SPORT1_RX
,
655 .end
= IRQ_SPORT1_RX
+1,
656 .flags
= IORESOURCE_IRQ
,
659 .start
= IRQ_SPORT1_ERROR
,
660 .end
= IRQ_SPORT1_ERROR
,
661 .flags
= IORESOURCE_IRQ
,
665 static unsigned short bfin_sport1_peripherals
[] = {
666 P_SPORT1_TFS
, P_SPORT1_DTPRI
, P_SPORT1_TSCLK
, P_SPORT1_RFS
,
667 P_SPORT1_DRPRI
, P_SPORT1_RSCLK
, 0
670 static struct platform_device bfin_sport1_uart_device
= {
671 .name
= "bfin-sport-uart",
673 .num_resources
= ARRAY_SIZE(bfin_sport1_uart_resources
),
674 .resource
= bfin_sport1_uart_resources
,
676 .platform_data
= &bfin_sport1_peripherals
, /* Passed to driver */
682 #if defined(CONFIG_INPUT_BFIN_ROTARY) || defined(CONFIG_INPUT_BFIN_ROTARY_MODULE)
683 #include <asm/bfin_rotary.h>
685 static struct bfin_rotary_platform_data bfin_rotary_data
= {
686 /*.rotary_up_key = KEY_UP,*/
687 /*.rotary_down_key = KEY_DOWN,*/
688 .rotary_rel_code
= REL_WHEEL
,
689 .rotary_button_key
= KEY_ENTER
,
690 .debounce
= 10, /* 0..17 */
691 .mode
= ROT_QUAD_ENC
| ROT_DEBE
,
694 static struct resource bfin_rotary_resources
[] = {
698 .flags
= IORESOURCE_IRQ
,
702 static struct platform_device bfin_rotary_device
= {
703 .name
= "bfin-rotary",
705 .num_resources
= ARRAY_SIZE(bfin_rotary_resources
),
706 .resource
= bfin_rotary_resources
,
708 .platform_data
= &bfin_rotary_data
,
713 static const unsigned int cclk_vlev_datasheet
[] = {
714 VRPAIR(VLEV_100
, 400000000),
715 VRPAIR(VLEV_105
, 426000000),
716 VRPAIR(VLEV_110
, 500000000),
717 VRPAIR(VLEV_115
, 533000000),
718 VRPAIR(VLEV_120
, 600000000),
721 static struct bfin_dpmc_platform_data bfin_dmpc_vreg_data
= {
722 .tuple_tab
= cclk_vlev_datasheet
,
723 .tabsize
= ARRAY_SIZE(cclk_vlev_datasheet
),
724 .vr_settling_time
= 25 /* us */,
727 static struct platform_device bfin_dpmc
= {
730 .platform_data
= &bfin_dmpc_vreg_data
,
734 static struct platform_device
*stamp_devices
[] __initdata
= {
738 #if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
742 #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
746 #if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
750 #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
755 #if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
759 #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
760 #ifdef CONFIG_SERIAL_BFIN_UART0
763 #ifdef CONFIG_SERIAL_BFIN_UART1
768 #if defined(CONFIG_FB_BFIN_RA158Z) || defined(CONFIG_FB_BFIN_RA158Z_MODULE)
769 &bf52x_ra158z_device
,
772 #if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
773 #ifdef CONFIG_BFIN_SIR0
776 #ifdef CONFIG_BFIN_SIR1
781 #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
782 &i2c_bfin_twi_device
,
785 #if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
786 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
787 &bfin_sport0_uart_device
,
789 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
790 &bfin_sport1_uart_device
,
794 #if defined(CONFIG_INPUT_BFIN_ROTARY) || defined(CONFIG_INPUT_BFIN_ROTARY_MODULE)
798 #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
799 &ad7160eval_flash_device
,
802 #if defined(CONFIG_SND_BF5XX_I2S) || defined(CONFIG_SND_BF5XX_I2S_MODULE)
806 #if defined(CONFIG_SND_BF5XX_TDM) || defined(CONFIG_SND_BF5XX_TDM_MODULE)
811 static int __init
ad7160eval_init(void)
813 printk(KERN_INFO
"%s(): registering device resources\n", __func__
);
814 i2c_register_board_info(0, bfin_i2c_board_info
,
815 ARRAY_SIZE(bfin_i2c_board_info
));
816 platform_add_devices(stamp_devices
, ARRAY_SIZE(stamp_devices
));
817 spi_register_board_info(bfin_spi_board_info
, ARRAY_SIZE(bfin_spi_board_info
));
821 arch_initcall(ad7160eval_init
);
823 static struct platform_device
*ad7160eval_early_devices
[] __initdata
= {
824 #if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
825 #ifdef CONFIG_SERIAL_BFIN_UART0
828 #ifdef CONFIG_SERIAL_BFIN_UART1
833 #if defined(CONFIG_SERIAL_BFIN_SPORT_CONSOLE)
834 #ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
835 &bfin_sport0_uart_device
,
837 #ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
838 &bfin_sport1_uart_device
,
843 void __init
native_machine_early_platform_add_devices(void)
845 printk(KERN_INFO
"register early platform devices\n");
846 early_platform_add_devices(ad7160eval_early_devices
,
847 ARRAY_SIZE(ad7160eval_early_devices
));
850 void native_machine_restart(char *cmd
)
852 /* workaround reboot hang when booting from SPI */
853 if ((bfin_read_SYSCR() & 0x7) == 0x3)
854 bfin_reset_boot_spi_cs(P_DEFAULT_BOOT_SPI_CS
);
857 void bfin_get_ether_addr(char *addr
)
859 /* the MAC is stored in OTP memory page 0xDF */
862 u32 (*otp_read
)(u32 page
, u32 flags
, u64
*page_content
) = (void *)0xEF00001A;
864 ret
= otp_read(0xDF, 0x00, &otp_mac
);
866 char *otp_mac_p
= (char *)&otp_mac
;
867 for (ret
= 0; ret
< 6; ++ret
)
868 addr
[ret
] = otp_mac_p
[5 - ret
];
871 EXPORT_SYMBOL(bfin_get_ether_addr
);