USB: serial: option: add support for Telit LE922A PIDs 0x1040, 0x1041
[linux/fpc-iii.git] / arch / powerpc / sysdev / fsl_pci.c
blobd3a597456b6e57f83efb165e065a572d0105cc99
1 /*
2 * MPC83xx/85xx/86xx PCI/PCIE support routing.
4 * Copyright 2007-2012 Freescale Semiconductor, Inc.
5 * Copyright 2008-2009 MontaVista Software, Inc.
7 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
8 * Recode: ZHANG WEI <wei.zhang@freescale.com>
9 * Rewrite the routing for Frescale PCI and PCI Express
10 * Roy Zang <tie-fei.zang@freescale.com>
11 * MPC83xx PCI-Express support:
12 * Tony Li <tony.li@freescale.com>
13 * Anton Vorontsov <avorontsov@ru.mvista.com>
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
20 #include <linux/kernel.h>
21 #include <linux/pci.h>
22 #include <linux/delay.h>
23 #include <linux/string.h>
24 #include <linux/fsl/edac.h>
25 #include <linux/init.h>
26 #include <linux/interrupt.h>
27 #include <linux/memblock.h>
28 #include <linux/log2.h>
29 #include <linux/platform_device.h>
30 #include <linux/slab.h>
31 #include <linux/suspend.h>
32 #include <linux/syscore_ops.h>
33 #include <linux/uaccess.h>
35 #include <asm/io.h>
36 #include <asm/prom.h>
37 #include <asm/pci-bridge.h>
38 #include <asm/ppc-pci.h>
39 #include <asm/machdep.h>
40 #include <asm/mpc85xx.h>
41 #include <asm/disassemble.h>
42 #include <asm/ppc-opcode.h>
43 #include <sysdev/fsl_soc.h>
44 #include <sysdev/fsl_pci.h>
46 static int fsl_pcie_bus_fixup, is_mpc83xx_pci;
48 static void quirk_fsl_pcie_early(struct pci_dev *dev)
50 u8 hdr_type;
52 /* if we aren't a PCIe don't bother */
53 if (!pci_is_pcie(dev))
54 return;
56 /* if we aren't in host mode don't bother */
57 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
58 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
59 return;
61 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
62 fsl_pcie_bus_fixup = 1;
63 return;
66 static int fsl_indirect_read_config(struct pci_bus *, unsigned int,
67 int, int, u32 *);
69 static int fsl_pcie_check_link(struct pci_controller *hose)
71 u32 val = 0;
73 if (hose->indirect_type & PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK) {
74 if (hose->ops->read == fsl_indirect_read_config)
75 __indirect_read_config(hose, hose->first_busno, 0,
76 PCIE_LTSSM, 4, &val);
77 else
78 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
79 if (val < PCIE_LTSSM_L0)
80 return 1;
81 } else {
82 struct ccsr_pci __iomem *pci = hose->private_data;
83 /* for PCIe IP rev 3.0 or greater use CSR0 for link state */
84 val = (in_be32(&pci->pex_csr0) & PEX_CSR0_LTSSM_MASK)
85 >> PEX_CSR0_LTSSM_SHIFT;
86 if (val != PEX_CSR0_LTSSM_L0)
87 return 1;
90 return 0;
93 static int fsl_indirect_read_config(struct pci_bus *bus, unsigned int devfn,
94 int offset, int len, u32 *val)
96 struct pci_controller *hose = pci_bus_to_host(bus);
98 if (fsl_pcie_check_link(hose))
99 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
100 else
101 hose->indirect_type &= ~PPC_INDIRECT_TYPE_NO_PCIE_LINK;
103 return indirect_read_config(bus, devfn, offset, len, val);
106 #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
108 static struct pci_ops fsl_indirect_pcie_ops =
110 .read = fsl_indirect_read_config,
111 .write = indirect_write_config,
114 static u64 pci64_dma_offset;
116 #ifdef CONFIG_SWIOTLB
117 static void setup_swiotlb_ops(struct pci_controller *hose)
119 if (ppc_swiotlb_enable) {
120 hose->controller_ops.dma_dev_setup = pci_dma_dev_setup_swiotlb;
121 set_pci_dma_ops(&swiotlb_dma_ops);
124 #else
125 static inline void setup_swiotlb_ops(struct pci_controller *hose) {}
126 #endif
128 static int fsl_pci_dma_set_mask(struct device *dev, u64 dma_mask)
130 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
131 return -EIO;
134 * Fix up PCI devices that are able to DMA to the large inbound
135 * mapping that allows addressing any RAM address from across PCI.
137 if (dev_is_pci(dev) && dma_mask >= pci64_dma_offset * 2 - 1) {
138 set_dma_ops(dev, &dma_direct_ops);
139 set_dma_offset(dev, pci64_dma_offset);
142 *dev->dma_mask = dma_mask;
143 return 0;
146 static int setup_one_atmu(struct ccsr_pci __iomem *pci,
147 unsigned int index, const struct resource *res,
148 resource_size_t offset)
150 resource_size_t pci_addr = res->start - offset;
151 resource_size_t phys_addr = res->start;
152 resource_size_t size = resource_size(res);
153 u32 flags = 0x80044000; /* enable & mem R/W */
154 unsigned int i;
156 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
157 (u64)res->start, (u64)size);
159 if (res->flags & IORESOURCE_PREFETCH)
160 flags |= 0x10000000; /* enable relaxed ordering */
162 for (i = 0; size > 0; i++) {
163 unsigned int bits = min_t(u32, ilog2(size),
164 __ffs(pci_addr | phys_addr));
166 if (index + i >= 5)
167 return -1;
169 out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
170 out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
171 out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
172 out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
174 pci_addr += (resource_size_t)1U << bits;
175 phys_addr += (resource_size_t)1U << bits;
176 size -= (resource_size_t)1U << bits;
179 return i;
182 static bool is_kdump(void)
184 struct device_node *node;
186 node = of_find_node_by_type(NULL, "memory");
187 if (!node) {
188 WARN_ON_ONCE(1);
189 return false;
192 return of_property_read_bool(node, "linux,usable-memory");
195 /* atmu setup for fsl pci/pcie controller */
196 static void setup_pci_atmu(struct pci_controller *hose)
198 struct ccsr_pci __iomem *pci = hose->private_data;
199 int i, j, n, mem_log, win_idx = 3, start_idx = 1, end_idx = 4;
200 u64 mem, sz, paddr_hi = 0;
201 u64 offset = 0, paddr_lo = ULLONG_MAX;
202 u32 pcicsrbar = 0, pcicsrbar_sz;
203 u32 piwar = PIWAR_EN | PIWAR_PF | PIWAR_TGI_LOCAL |
204 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
205 const char *name = hose->dn->full_name;
206 const u64 *reg;
207 int len;
208 bool setup_inbound;
211 * If this is kdump, we don't want to trigger a bunch of PCI
212 * errors by closing the window on in-flight DMA.
214 * We still run most of the function's logic so that things like
215 * hose->dma_window_size still get set.
217 setup_inbound = !is_kdump();
219 if (of_device_is_compatible(hose->dn, "fsl,bsc9132-pcie")) {
221 * BSC9132 Rev1.0 has an issue where all the PEX inbound
222 * windows have implemented the default target value as 0xf
223 * for CCSR space.In all Freescale legacy devices the target
224 * of 0xf is reserved for local memory space. 9132 Rev1.0
225 * now has local mempry space mapped to target 0x0 instead of
226 * 0xf. Hence adding a workaround to remove the target 0xf
227 * defined for memory space from Inbound window attributes.
229 piwar &= ~PIWAR_TGI_LOCAL;
232 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
233 if (in_be32(&pci->block_rev1) >= PCIE_IP_REV_2_2) {
234 win_idx = 2;
235 start_idx = 0;
236 end_idx = 3;
240 /* Disable all windows (except powar0 since it's ignored) */
241 for(i = 1; i < 5; i++)
242 out_be32(&pci->pow[i].powar, 0);
244 if (setup_inbound) {
245 for (i = start_idx; i < end_idx; i++)
246 out_be32(&pci->piw[i].piwar, 0);
249 /* Setup outbound MEM window */
250 for(i = 0, j = 1; i < 3; i++) {
251 if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
252 continue;
254 paddr_lo = min(paddr_lo, (u64)hose->mem_resources[i].start);
255 paddr_hi = max(paddr_hi, (u64)hose->mem_resources[i].end);
257 /* We assume all memory resources have the same offset */
258 offset = hose->mem_offset[i];
259 n = setup_one_atmu(pci, j, &hose->mem_resources[i], offset);
261 if (n < 0 || j >= 5) {
262 pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
263 hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
264 } else
265 j += n;
268 /* Setup outbound IO window */
269 if (hose->io_resource.flags & IORESOURCE_IO) {
270 if (j >= 5) {
271 pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
272 } else {
273 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
274 "phy base 0x%016llx.\n",
275 (u64)hose->io_resource.start,
276 (u64)resource_size(&hose->io_resource),
277 (u64)hose->io_base_phys);
278 out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
279 out_be32(&pci->pow[j].potear, 0);
280 out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
281 /* Enable, IO R/W */
282 out_be32(&pci->pow[j].powar, 0x80088000
283 | (ilog2(hose->io_resource.end
284 - hose->io_resource.start + 1) - 1));
288 /* convert to pci address space */
289 paddr_hi -= offset;
290 paddr_lo -= offset;
292 if (paddr_hi == paddr_lo) {
293 pr_err("%s: No outbound window space\n", name);
294 return;
297 if (paddr_lo == 0) {
298 pr_err("%s: No space for inbound window\n", name);
299 return;
302 /* setup PCSRBAR/PEXCSRBAR */
303 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, 0xffffffff);
304 early_read_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
305 pcicsrbar_sz = ~pcicsrbar_sz + 1;
307 if (paddr_hi < (0x100000000ull - pcicsrbar_sz) ||
308 (paddr_lo > 0x100000000ull))
309 pcicsrbar = 0x100000000ull - pcicsrbar_sz;
310 else
311 pcicsrbar = (paddr_lo - pcicsrbar_sz) & -pcicsrbar_sz;
312 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, pcicsrbar);
314 paddr_lo = min(paddr_lo, (u64)pcicsrbar);
316 pr_info("%s: PCICSRBAR @ 0x%x\n", name, pcicsrbar);
318 /* Setup inbound mem window */
319 mem = memblock_end_of_DRAM();
320 pr_info("%s: end of DRAM %llx\n", __func__, mem);
323 * The msi-address-64 property, if it exists, indicates the physical
324 * address of the MSIIR register. Normally, this register is located
325 * inside CCSR, so the ATMU that covers all of CCSR is used. But if
326 * this property exists, then we normally need to create a new ATMU
327 * for it. For now, however, we cheat. The only entity that creates
328 * this property is the Freescale hypervisor, and the address is
329 * specified in the partition configuration. Typically, the address
330 * is located in the page immediately after the end of DDR. If so, we
331 * can avoid allocating a new ATMU by extending the DDR ATMU by one
332 * page.
334 reg = of_get_property(hose->dn, "msi-address-64", &len);
335 if (reg && (len == sizeof(u64))) {
336 u64 address = be64_to_cpup(reg);
338 if ((address >= mem) && (address < (mem + PAGE_SIZE))) {
339 pr_info("%s: extending DDR ATMU to cover MSIIR", name);
340 mem += PAGE_SIZE;
341 } else {
342 /* TODO: Create a new ATMU for MSIIR */
343 pr_warn("%s: msi-address-64 address of %llx is "
344 "unsupported\n", name, address);
348 sz = min(mem, paddr_lo);
349 mem_log = ilog2(sz);
351 /* PCIe can overmap inbound & outbound since RX & TX are separated */
352 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
353 /* Size window to exact size if power-of-two or one size up */
354 if ((1ull << mem_log) != mem) {
355 mem_log++;
356 if ((1ull << mem_log) > mem)
357 pr_info("%s: Setting PCI inbound window "
358 "greater than memory size\n", name);
361 piwar |= ((mem_log - 1) & PIWAR_SZ_MASK);
363 if (setup_inbound) {
364 /* Setup inbound memory window */
365 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
366 out_be32(&pci->piw[win_idx].piwbar, 0x00000000);
367 out_be32(&pci->piw[win_idx].piwar, piwar);
370 win_idx--;
371 hose->dma_window_base_cur = 0x00000000;
372 hose->dma_window_size = (resource_size_t)sz;
375 * if we have >4G of memory setup second PCI inbound window to
376 * let devices that are 64-bit address capable to work w/o
377 * SWIOTLB and access the full range of memory
379 if (sz != mem) {
380 mem_log = ilog2(mem);
382 /* Size window up if we dont fit in exact power-of-2 */
383 if ((1ull << mem_log) != mem)
384 mem_log++;
386 piwar = (piwar & ~PIWAR_SZ_MASK) | (mem_log - 1);
387 pci64_dma_offset = 1ULL << mem_log;
389 if (setup_inbound) {
390 /* Setup inbound memory window */
391 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
392 out_be32(&pci->piw[win_idx].piwbear,
393 pci64_dma_offset >> 44);
394 out_be32(&pci->piw[win_idx].piwbar,
395 pci64_dma_offset >> 12);
396 out_be32(&pci->piw[win_idx].piwar, piwar);
400 * install our own dma_set_mask handler to fixup dma_ops
401 * and dma_offset
403 ppc_md.dma_set_mask = fsl_pci_dma_set_mask;
405 pr_info("%s: Setup 64-bit PCI DMA window\n", name);
407 } else {
408 u64 paddr = 0;
410 if (setup_inbound) {
411 /* Setup inbound memory window */
412 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
413 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
414 out_be32(&pci->piw[win_idx].piwar,
415 (piwar | (mem_log - 1)));
418 win_idx--;
419 paddr += 1ull << mem_log;
420 sz -= 1ull << mem_log;
422 if (sz) {
423 mem_log = ilog2(sz);
424 piwar |= (mem_log - 1);
426 if (setup_inbound) {
427 out_be32(&pci->piw[win_idx].pitar,
428 paddr >> 12);
429 out_be32(&pci->piw[win_idx].piwbar,
430 paddr >> 12);
431 out_be32(&pci->piw[win_idx].piwar, piwar);
434 win_idx--;
435 paddr += 1ull << mem_log;
438 hose->dma_window_base_cur = 0x00000000;
439 hose->dma_window_size = (resource_size_t)paddr;
442 if (hose->dma_window_size < mem) {
443 #ifdef CONFIG_SWIOTLB
444 ppc_swiotlb_enable = 1;
445 #else
446 pr_err("%s: ERROR: Memory size exceeds PCI ATMU ability to "
447 "map - enable CONFIG_SWIOTLB to avoid dma errors.\n",
448 name);
449 #endif
450 /* adjusting outbound windows could reclaim space in mem map */
451 if (paddr_hi < 0xffffffffull)
452 pr_warning("%s: WARNING: Outbound window cfg leaves "
453 "gaps in memory map. Adjusting the memory map "
454 "could reduce unnecessary bounce buffering.\n",
455 name);
457 pr_info("%s: DMA window size is 0x%llx\n", name,
458 (u64)hose->dma_window_size);
462 static void __init setup_pci_cmd(struct pci_controller *hose)
464 u16 cmd;
465 int cap_x;
467 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
468 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
469 | PCI_COMMAND_IO;
470 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
472 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
473 if (cap_x) {
474 int pci_x_cmd = cap_x + PCI_X_CMD;
475 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
476 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
477 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
478 } else {
479 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
483 void fsl_pcibios_fixup_bus(struct pci_bus *bus)
485 struct pci_controller *hose = pci_bus_to_host(bus);
486 int i, is_pcie = 0, no_link;
488 /* The root complex bridge comes up with bogus resources,
489 * we copy the PHB ones in.
491 * With the current generic PCI code, the PHB bus no longer
492 * has bus->resource[0..4] set, so things are a bit more
493 * tricky.
496 if (fsl_pcie_bus_fixup)
497 is_pcie = early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
498 no_link = !!(hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK);
500 if (bus->parent == hose->bus && (is_pcie || no_link)) {
501 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; ++i) {
502 struct resource *res = bus->resource[i];
503 struct resource *par;
505 if (!res)
506 continue;
507 if (i == 0)
508 par = &hose->io_resource;
509 else if (i < 4)
510 par = &hose->mem_resources[i-1];
511 else par = NULL;
513 res->start = par ? par->start : 0;
514 res->end = par ? par->end : 0;
515 res->flags = par ? par->flags : 0;
520 int fsl_add_bridge(struct platform_device *pdev, int is_primary)
522 int len;
523 struct pci_controller *hose;
524 struct resource rsrc;
525 const int *bus_range;
526 u8 hdr_type, progif;
527 struct device_node *dev;
528 struct ccsr_pci __iomem *pci;
529 u16 temp;
530 u32 svr = mfspr(SPRN_SVR);
532 dev = pdev->dev.of_node;
534 if (!of_device_is_available(dev)) {
535 pr_warning("%s: disabled\n", dev->full_name);
536 return -ENODEV;
539 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
541 /* Fetch host bridge registers address */
542 if (of_address_to_resource(dev, 0, &rsrc)) {
543 printk(KERN_WARNING "Can't get pci register base!");
544 return -ENOMEM;
547 /* Get bus range if any */
548 bus_range = of_get_property(dev, "bus-range", &len);
549 if (bus_range == NULL || len < 2 * sizeof(int))
550 printk(KERN_WARNING "Can't get bus-range for %s, assume"
551 " bus 0\n", dev->full_name);
553 pci_add_flags(PCI_REASSIGN_ALL_BUS);
554 hose = pcibios_alloc_controller(dev);
555 if (!hose)
556 return -ENOMEM;
558 /* set platform device as the parent */
559 hose->parent = &pdev->dev;
560 hose->first_busno = bus_range ? bus_range[0] : 0x0;
561 hose->last_busno = bus_range ? bus_range[1] : 0xff;
563 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
564 (u64)rsrc.start, (u64)resource_size(&rsrc));
566 pci = hose->private_data = ioremap(rsrc.start, resource_size(&rsrc));
567 if (!hose->private_data)
568 goto no_bridge;
570 setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
571 PPC_INDIRECT_TYPE_BIG_ENDIAN);
573 if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0)
574 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
576 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
577 /* use fsl_indirect_read_config for PCIe */
578 hose->ops = &fsl_indirect_pcie_ops;
579 /* For PCIE read HEADER_TYPE to identify controller mode */
580 early_read_config_byte(hose, 0, 0, PCI_HEADER_TYPE, &hdr_type);
581 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
582 goto no_bridge;
584 } else {
585 /* For PCI read PROG to identify controller mode */
586 early_read_config_byte(hose, 0, 0, PCI_CLASS_PROG, &progif);
587 if ((progif & 1) &&
588 !of_property_read_bool(dev, "fsl,pci-agent-force-enum"))
589 goto no_bridge;
592 setup_pci_cmd(hose);
594 /* check PCI express link status */
595 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
596 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
597 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
598 if (fsl_pcie_check_link(hose))
599 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
600 } else {
602 * Set PBFR(PCI Bus Function Register)[10] = 1 to
603 * disable the combining of crossing cacheline
604 * boundary requests into one burst transaction.
605 * PCI-X operation is not affected.
606 * Fix erratum PCI 5 on MPC8548
608 #define PCI_BUS_FUNCTION 0x44
609 #define PCI_BUS_FUNCTION_MDS 0x400 /* Master disable streaming */
610 if (((SVR_SOC_VER(svr) == SVR_8543) ||
611 (SVR_SOC_VER(svr) == SVR_8545) ||
612 (SVR_SOC_VER(svr) == SVR_8547) ||
613 (SVR_SOC_VER(svr) == SVR_8548)) &&
614 !early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX)) {
615 early_read_config_word(hose, 0, 0,
616 PCI_BUS_FUNCTION, &temp);
617 temp |= PCI_BUS_FUNCTION_MDS;
618 early_write_config_word(hose, 0, 0,
619 PCI_BUS_FUNCTION, temp);
623 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
624 "Firmware bus number: %d->%d\n",
625 (unsigned long long)rsrc.start, hose->first_busno,
626 hose->last_busno);
628 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
629 hose, hose->cfg_addr, hose->cfg_data);
631 /* Interpret the "ranges" property */
632 /* This also maps the I/O region and sets isa_io/mem_base */
633 pci_process_bridge_OF_ranges(hose, dev, is_primary);
635 /* Setup PEX window registers */
636 setup_pci_atmu(hose);
638 /* Set up controller operations */
639 setup_swiotlb_ops(hose);
641 return 0;
643 no_bridge:
644 iounmap(hose->private_data);
645 /* unmap cfg_data & cfg_addr separately if not on same page */
646 if (((unsigned long)hose->cfg_data & PAGE_MASK) !=
647 ((unsigned long)hose->cfg_addr & PAGE_MASK))
648 iounmap(hose->cfg_data);
649 iounmap(hose->cfg_addr);
650 pcibios_free_controller(hose);
651 return -ENODEV;
653 #endif /* CONFIG_FSL_SOC_BOOKE || CONFIG_PPC_86xx */
655 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID,
656 quirk_fsl_pcie_early);
658 #if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
659 struct mpc83xx_pcie_priv {
660 void __iomem *cfg_type0;
661 void __iomem *cfg_type1;
662 u32 dev_base;
665 struct pex_inbound_window {
666 u32 ar;
667 u32 tar;
668 u32 barl;
669 u32 barh;
673 * With the convention of u-boot, the PCIE outbound window 0 serves
674 * as configuration transactions outbound.
676 #define PEX_OUTWIN0_BAR 0xCA4
677 #define PEX_OUTWIN0_TAL 0xCA8
678 #define PEX_OUTWIN0_TAH 0xCAC
679 #define PEX_RC_INWIN_BASE 0xE60
680 #define PEX_RCIWARn_EN 0x1
682 static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
684 struct pci_controller *hose = pci_bus_to_host(bus);
686 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
687 return PCIBIOS_DEVICE_NOT_FOUND;
689 * Workaround for the HW bug: for Type 0 configure transactions the
690 * PCI-E controller does not check the device number bits and just
691 * assumes that the device number bits are 0.
693 if (bus->number == hose->first_busno ||
694 bus->primary == hose->first_busno) {
695 if (devfn & 0xf8)
696 return PCIBIOS_DEVICE_NOT_FOUND;
699 if (ppc_md.pci_exclude_device) {
700 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
701 return PCIBIOS_DEVICE_NOT_FOUND;
704 return PCIBIOS_SUCCESSFUL;
707 static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
708 unsigned int devfn, int offset)
710 struct pci_controller *hose = pci_bus_to_host(bus);
711 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
712 u32 dev_base = bus->number << 24 | devfn << 16;
713 int ret;
715 ret = mpc83xx_pcie_exclude_device(bus, devfn);
716 if (ret)
717 return NULL;
719 offset &= 0xfff;
721 /* Type 0 */
722 if (bus->number == hose->first_busno)
723 return pcie->cfg_type0 + offset;
725 if (pcie->dev_base == dev_base)
726 goto mapped;
728 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
730 pcie->dev_base = dev_base;
731 mapped:
732 return pcie->cfg_type1 + offset;
735 static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
736 int offset, int len, u32 val)
738 struct pci_controller *hose = pci_bus_to_host(bus);
740 /* PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS */
741 if (offset == PCI_PRIMARY_BUS && bus->number == hose->first_busno)
742 val &= 0xffffff00;
744 return pci_generic_config_write(bus, devfn, offset, len, val);
747 static struct pci_ops mpc83xx_pcie_ops = {
748 .map_bus = mpc83xx_pcie_remap_cfg,
749 .read = pci_generic_config_read,
750 .write = mpc83xx_pcie_write_config,
753 static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
754 struct resource *reg)
756 struct mpc83xx_pcie_priv *pcie;
757 u32 cfg_bar;
758 int ret = -ENOMEM;
760 pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
761 if (!pcie)
762 return ret;
764 pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
765 if (!pcie->cfg_type0)
766 goto err0;
768 cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
769 if (!cfg_bar) {
770 /* PCI-E isn't configured. */
771 ret = -ENODEV;
772 goto err1;
775 pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
776 if (!pcie->cfg_type1)
777 goto err1;
779 WARN_ON(hose->dn->data);
780 hose->dn->data = pcie;
781 hose->ops = &mpc83xx_pcie_ops;
782 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
784 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
785 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
787 if (fsl_pcie_check_link(hose))
788 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
790 return 0;
791 err1:
792 iounmap(pcie->cfg_type0);
793 err0:
794 kfree(pcie);
795 return ret;
799 int __init mpc83xx_add_bridge(struct device_node *dev)
801 int ret;
802 int len;
803 struct pci_controller *hose;
804 struct resource rsrc_reg;
805 struct resource rsrc_cfg;
806 const int *bus_range;
807 int primary;
809 is_mpc83xx_pci = 1;
811 if (!of_device_is_available(dev)) {
812 pr_warning("%s: disabled by the firmware.\n",
813 dev->full_name);
814 return -ENODEV;
816 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
818 /* Fetch host bridge registers address */
819 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
820 printk(KERN_WARNING "Can't get pci register base!\n");
821 return -ENOMEM;
824 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
826 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
827 printk(KERN_WARNING
828 "No pci config register base in dev tree, "
829 "using default\n");
831 * MPC83xx supports up to two host controllers
832 * one at 0x8500 has config space registers at 0x8300
833 * one at 0x8600 has config space registers at 0x8380
835 if ((rsrc_reg.start & 0xfffff) == 0x8500)
836 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
837 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
838 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
841 * Controller at offset 0x8500 is primary
843 if ((rsrc_reg.start & 0xfffff) == 0x8500)
844 primary = 1;
845 else
846 primary = 0;
848 /* Get bus range if any */
849 bus_range = of_get_property(dev, "bus-range", &len);
850 if (bus_range == NULL || len < 2 * sizeof(int)) {
851 printk(KERN_WARNING "Can't get bus-range for %s, assume"
852 " bus 0\n", dev->full_name);
855 pci_add_flags(PCI_REASSIGN_ALL_BUS);
856 hose = pcibios_alloc_controller(dev);
857 if (!hose)
858 return -ENOMEM;
860 hose->first_busno = bus_range ? bus_range[0] : 0;
861 hose->last_busno = bus_range ? bus_range[1] : 0xff;
863 if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
864 ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
865 if (ret)
866 goto err0;
867 } else {
868 setup_indirect_pci(hose, rsrc_cfg.start,
869 rsrc_cfg.start + 4, 0);
872 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
873 "Firmware bus number: %d->%d\n",
874 (unsigned long long)rsrc_reg.start, hose->first_busno,
875 hose->last_busno);
877 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
878 hose, hose->cfg_addr, hose->cfg_data);
880 /* Interpret the "ranges" property */
881 /* This also maps the I/O region and sets isa_io/mem_base */
882 pci_process_bridge_OF_ranges(hose, dev, primary);
884 return 0;
885 err0:
886 pcibios_free_controller(hose);
887 return ret;
889 #endif /* CONFIG_PPC_83xx */
891 u64 fsl_pci_immrbar_base(struct pci_controller *hose)
893 #ifdef CONFIG_PPC_83xx
894 if (is_mpc83xx_pci) {
895 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
896 struct pex_inbound_window *in;
897 int i;
899 /* Walk the Root Complex Inbound windows to match IMMR base */
900 in = pcie->cfg_type0 + PEX_RC_INWIN_BASE;
901 for (i = 0; i < 4; i++) {
902 /* not enabled, skip */
903 if (!(in_le32(&in[i].ar) & PEX_RCIWARn_EN))
904 continue;
906 if (get_immrbase() == in_le32(&in[i].tar))
907 return (u64)in_le32(&in[i].barh) << 32 |
908 in_le32(&in[i].barl);
911 printk(KERN_WARNING "could not find PCI BAR matching IMMR\n");
913 #endif
915 #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
916 if (!is_mpc83xx_pci) {
917 u32 base;
919 pci_bus_read_config_dword(hose->bus,
920 PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
923 * For PEXCSRBAR, bit 3-0 indicate prefetchable and
924 * address type. So when getting base address, these
925 * bits should be masked
927 base &= PCI_BASE_ADDRESS_MEM_MASK;
929 return base;
931 #endif
933 return 0;
936 #ifdef CONFIG_E500
937 static int mcheck_handle_load(struct pt_regs *regs, u32 inst)
939 unsigned int rd, ra, rb, d;
941 rd = get_rt(inst);
942 ra = get_ra(inst);
943 rb = get_rb(inst);
944 d = get_d(inst);
946 switch (get_op(inst)) {
947 case 31:
948 switch (get_xop(inst)) {
949 case OP_31_XOP_LWZX:
950 case OP_31_XOP_LWBRX:
951 regs->gpr[rd] = 0xffffffff;
952 break;
954 case OP_31_XOP_LWZUX:
955 regs->gpr[rd] = 0xffffffff;
956 regs->gpr[ra] += regs->gpr[rb];
957 break;
959 case OP_31_XOP_LBZX:
960 regs->gpr[rd] = 0xff;
961 break;
963 case OP_31_XOP_LBZUX:
964 regs->gpr[rd] = 0xff;
965 regs->gpr[ra] += regs->gpr[rb];
966 break;
968 case OP_31_XOP_LHZX:
969 case OP_31_XOP_LHBRX:
970 regs->gpr[rd] = 0xffff;
971 break;
973 case OP_31_XOP_LHZUX:
974 regs->gpr[rd] = 0xffff;
975 regs->gpr[ra] += regs->gpr[rb];
976 break;
978 case OP_31_XOP_LHAX:
979 regs->gpr[rd] = ~0UL;
980 break;
982 case OP_31_XOP_LHAUX:
983 regs->gpr[rd] = ~0UL;
984 regs->gpr[ra] += regs->gpr[rb];
985 break;
987 default:
988 return 0;
990 break;
992 case OP_LWZ:
993 regs->gpr[rd] = 0xffffffff;
994 break;
996 case OP_LWZU:
997 regs->gpr[rd] = 0xffffffff;
998 regs->gpr[ra] += (s16)d;
999 break;
1001 case OP_LBZ:
1002 regs->gpr[rd] = 0xff;
1003 break;
1005 case OP_LBZU:
1006 regs->gpr[rd] = 0xff;
1007 regs->gpr[ra] += (s16)d;
1008 break;
1010 case OP_LHZ:
1011 regs->gpr[rd] = 0xffff;
1012 break;
1014 case OP_LHZU:
1015 regs->gpr[rd] = 0xffff;
1016 regs->gpr[ra] += (s16)d;
1017 break;
1019 case OP_LHA:
1020 regs->gpr[rd] = ~0UL;
1021 break;
1023 case OP_LHAU:
1024 regs->gpr[rd] = ~0UL;
1025 regs->gpr[ra] += (s16)d;
1026 break;
1028 default:
1029 return 0;
1032 return 1;
1035 static int is_in_pci_mem_space(phys_addr_t addr)
1037 struct pci_controller *hose;
1038 struct resource *res;
1039 int i;
1041 list_for_each_entry(hose, &hose_list, list_node) {
1042 if (!(hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG))
1043 continue;
1045 for (i = 0; i < 3; i++) {
1046 res = &hose->mem_resources[i];
1047 if ((res->flags & IORESOURCE_MEM) &&
1048 addr >= res->start && addr <= res->end)
1049 return 1;
1052 return 0;
1055 int fsl_pci_mcheck_exception(struct pt_regs *regs)
1057 u32 inst;
1058 int ret;
1059 phys_addr_t addr = 0;
1061 /* Let KVM/QEMU deal with the exception */
1062 if (regs->msr & MSR_GS)
1063 return 0;
1065 #ifdef CONFIG_PHYS_64BIT
1066 addr = mfspr(SPRN_MCARU);
1067 addr <<= 32;
1068 #endif
1069 addr += mfspr(SPRN_MCAR);
1071 if (is_in_pci_mem_space(addr)) {
1072 if (user_mode(regs)) {
1073 pagefault_disable();
1074 ret = get_user(regs->nip, &inst);
1075 pagefault_enable();
1076 } else {
1077 ret = probe_kernel_address((void *)regs->nip, inst);
1080 if (!ret && mcheck_handle_load(regs, inst)) {
1081 regs->nip += 4;
1082 return 1;
1086 return 0;
1088 #endif
1090 #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
1091 static const struct of_device_id pci_ids[] = {
1092 { .compatible = "fsl,mpc8540-pci", },
1093 { .compatible = "fsl,mpc8548-pcie", },
1094 { .compatible = "fsl,mpc8610-pci", },
1095 { .compatible = "fsl,mpc8641-pcie", },
1096 { .compatible = "fsl,qoriq-pcie", },
1097 { .compatible = "fsl,qoriq-pcie-v2.1", },
1098 { .compatible = "fsl,qoriq-pcie-v2.2", },
1099 { .compatible = "fsl,qoriq-pcie-v2.3", },
1100 { .compatible = "fsl,qoriq-pcie-v2.4", },
1101 { .compatible = "fsl,qoriq-pcie-v3.0", },
1104 * The following entries are for compatibility with older device
1105 * trees.
1107 { .compatible = "fsl,p1022-pcie", },
1108 { .compatible = "fsl,p4080-pcie", },
1113 struct device_node *fsl_pci_primary;
1115 void fsl_pci_assign_primary(void)
1117 struct device_node *np;
1119 /* Callers can specify the primary bus using other means. */
1120 if (fsl_pci_primary)
1121 return;
1123 /* If a PCI host bridge contains an ISA node, it's primary. */
1124 np = of_find_node_by_type(NULL, "isa");
1125 while ((fsl_pci_primary = of_get_parent(np))) {
1126 of_node_put(np);
1127 np = fsl_pci_primary;
1129 if (of_match_node(pci_ids, np) && of_device_is_available(np))
1130 return;
1134 * If there's no PCI host bridge with ISA, arbitrarily
1135 * designate one as primary. This can go away once
1136 * various bugs with primary-less systems are fixed.
1138 for_each_matching_node(np, pci_ids) {
1139 if (of_device_is_available(np)) {
1140 fsl_pci_primary = np;
1141 of_node_put(np);
1142 return;
1147 #ifdef CONFIG_PM_SLEEP
1148 static irqreturn_t fsl_pci_pme_handle(int irq, void *dev_id)
1150 struct pci_controller *hose = dev_id;
1151 struct ccsr_pci __iomem *pci = hose->private_data;
1152 u32 dr;
1154 dr = in_be32(&pci->pex_pme_mes_dr);
1155 if (!dr)
1156 return IRQ_NONE;
1158 out_be32(&pci->pex_pme_mes_dr, dr);
1160 return IRQ_HANDLED;
1163 static int fsl_pci_pme_probe(struct pci_controller *hose)
1165 struct ccsr_pci __iomem *pci;
1166 struct pci_dev *dev;
1167 int pme_irq;
1168 int res;
1169 u16 pms;
1171 /* Get hose's pci_dev */
1172 dev = list_first_entry(&hose->bus->devices, typeof(*dev), bus_list);
1174 /* PME Disable */
1175 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pms);
1176 pms &= ~PCI_PM_CTRL_PME_ENABLE;
1177 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pms);
1179 pme_irq = irq_of_parse_and_map(hose->dn, 0);
1180 if (!pme_irq) {
1181 dev_err(&dev->dev, "Failed to map PME interrupt.\n");
1183 return -ENXIO;
1186 res = devm_request_irq(hose->parent, pme_irq,
1187 fsl_pci_pme_handle,
1188 IRQF_SHARED,
1189 "[PCI] PME", hose);
1190 if (res < 0) {
1191 dev_err(&dev->dev, "Unable to request irq %d for PME\n", pme_irq);
1192 irq_dispose_mapping(pme_irq);
1194 return -ENODEV;
1197 pci = hose->private_data;
1199 /* Enable PTOD, ENL23D & EXL23D */
1200 clrbits32(&pci->pex_pme_mes_disr,
1201 PME_DISR_EN_PTOD | PME_DISR_EN_ENL23D | PME_DISR_EN_EXL23D);
1203 out_be32(&pci->pex_pme_mes_ier, 0);
1204 setbits32(&pci->pex_pme_mes_ier,
1205 PME_DISR_EN_PTOD | PME_DISR_EN_ENL23D | PME_DISR_EN_EXL23D);
1207 /* PME Enable */
1208 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pms);
1209 pms |= PCI_PM_CTRL_PME_ENABLE;
1210 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pms);
1212 return 0;
1215 static void send_pme_turnoff_message(struct pci_controller *hose)
1217 struct ccsr_pci __iomem *pci = hose->private_data;
1218 u32 dr;
1219 int i;
1221 /* Send PME_Turn_Off Message Request */
1222 setbits32(&pci->pex_pmcr, PEX_PMCR_PTOMR);
1224 /* Wait trun off done */
1225 for (i = 0; i < 150; i++) {
1226 dr = in_be32(&pci->pex_pme_mes_dr);
1227 if (dr) {
1228 out_be32(&pci->pex_pme_mes_dr, dr);
1229 break;
1232 udelay(1000);
1236 static void fsl_pci_syscore_do_suspend(struct pci_controller *hose)
1238 send_pme_turnoff_message(hose);
1241 static int fsl_pci_syscore_suspend(void)
1243 struct pci_controller *hose, *tmp;
1245 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1246 fsl_pci_syscore_do_suspend(hose);
1248 return 0;
1251 static void fsl_pci_syscore_do_resume(struct pci_controller *hose)
1253 struct ccsr_pci __iomem *pci = hose->private_data;
1254 u32 dr;
1255 int i;
1257 /* Send Exit L2 State Message */
1258 setbits32(&pci->pex_pmcr, PEX_PMCR_EXL2S);
1260 /* Wait exit done */
1261 for (i = 0; i < 150; i++) {
1262 dr = in_be32(&pci->pex_pme_mes_dr);
1263 if (dr) {
1264 out_be32(&pci->pex_pme_mes_dr, dr);
1265 break;
1268 udelay(1000);
1271 setup_pci_atmu(hose);
1274 static void fsl_pci_syscore_resume(void)
1276 struct pci_controller *hose, *tmp;
1278 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1279 fsl_pci_syscore_do_resume(hose);
1282 static struct syscore_ops pci_syscore_pm_ops = {
1283 .suspend = fsl_pci_syscore_suspend,
1284 .resume = fsl_pci_syscore_resume,
1286 #endif
1288 void fsl_pcibios_fixup_phb(struct pci_controller *phb)
1290 #ifdef CONFIG_PM_SLEEP
1291 fsl_pci_pme_probe(phb);
1292 #endif
1295 static int add_err_dev(struct platform_device *pdev)
1297 struct platform_device *errdev;
1298 struct mpc85xx_edac_pci_plat_data pd = {
1299 .of_node = pdev->dev.of_node
1302 errdev = platform_device_register_resndata(&pdev->dev,
1303 "mpc85xx-pci-edac",
1304 PLATFORM_DEVID_AUTO,
1305 pdev->resource,
1306 pdev->num_resources,
1307 &pd, sizeof(pd));
1308 if (IS_ERR(errdev))
1309 return PTR_ERR(errdev);
1311 return 0;
1314 static int fsl_pci_probe(struct platform_device *pdev)
1316 struct device_node *node;
1317 int ret;
1319 node = pdev->dev.of_node;
1320 ret = fsl_add_bridge(pdev, fsl_pci_primary == node);
1321 if (ret)
1322 return ret;
1324 ret = add_err_dev(pdev);
1325 if (ret)
1326 dev_err(&pdev->dev, "couldn't register error device: %d\n",
1327 ret);
1329 return 0;
1332 static struct platform_driver fsl_pci_driver = {
1333 .driver = {
1334 .name = "fsl-pci",
1335 .of_match_table = pci_ids,
1337 .probe = fsl_pci_probe,
1340 static int __init fsl_pci_init(void)
1342 #ifdef CONFIG_PM_SLEEP
1343 register_syscore_ops(&pci_syscore_pm_ops);
1344 #endif
1345 return platform_driver_register(&fsl_pci_driver);
1347 arch_initcall(fsl_pci_init);
1348 #endif