2 * Copyright 2012-2015 Maxime Ripard
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This library is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 #include <dt-bindings/clock/sun5i-ccu.h>
46 #include <dt-bindings/dma/sun4i-a10.h>
47 #include <dt-bindings/reset/sun5i-ccu.h>
50 interrupt-parent = <&intc>;
60 compatible = "arm,cortex-a8";
62 clocks = <&ccu CLK_CPU>;
72 compatible = "allwinner,simple-framebuffer",
74 allwinner,pipeline = "de_be0-lcd0";
75 clocks = <&ccu CLK_AHB_LCD>, <&ccu CLK_AHB_DE_BE>, <&ccu CLK_DE_BE>,
76 <&ccu CLK_TCON_CH0>, <&ccu CLK_DRAM_DE_BE>;
80 framebuffer-lcd0-tve0 {
81 compatible = "allwinner,simple-framebuffer",
83 allwinner,pipeline = "de_be0-lcd0-tve0";
84 clocks = <&ccu CLK_AHB_TVE>, <&ccu CLK_AHB_LCD>,
85 <&ccu CLK_AHB_DE_BE>, <&ccu CLK_DE_BE>,
86 <&ccu CLK_TCON_CH1>, <&ccu CLK_DRAM_DE_BE>;
98 compatible = "fixed-clock";
99 clock-frequency = <24000000>;
100 clock-output-names = "osc24M";
105 compatible = "fixed-clock";
106 clock-frequency = <32768>;
107 clock-output-names = "osc32k";
112 #address-cells = <1>;
116 /* Address must be kept in the lower 256 MiBs of DRAM for VE. */
118 compatible = "shared-dma-pool";
120 alloc-ranges = <0x4a000000 0x6000000>;
127 compatible = "simple-bus";
128 #address-cells = <1>;
133 system-control@1c00000 {
134 compatible = "allwinner,sun5i-a13-system-control";
135 reg = <0x01c00000 0x30>;
136 #address-cells = <1>;
141 compatible = "mmio-sram";
142 reg = <0x00000000 0xc000>;
143 #address-cells = <1>;
145 ranges = <0 0x00000000 0xc000>;
147 emac_sram: sram-section@8000 {
148 compatible = "allwinner,sun5i-a13-sram-a3-a4",
149 "allwinner,sun4i-a10-sram-a3-a4";
150 reg = <0x8000 0x4000>;
156 compatible = "mmio-sram";
157 reg = <0x00010000 0x1000>;
158 #address-cells = <1>;
160 ranges = <0 0x00010000 0x1000>;
162 otg_sram: sram-section@0 {
163 compatible = "allwinner,sun5i-a13-sram-d",
164 "allwinner,sun4i-a10-sram-d";
165 reg = <0x0000 0x1000>;
170 sram_c: sram@1d00000 {
171 compatible = "mmio-sram";
172 reg = <0x01d00000 0xd0000>;
173 #address-cells = <1>;
175 ranges = <0 0x01d00000 0xd0000>;
177 ve_sram: sram-section@0 {
178 compatible = "allwinner,sun5i-a13-sram-c1",
179 "allwinner,sun4i-a10-sram-c1";
180 reg = <0x000000 0x80000>;
185 mbus: dram-controller@1c01000 {
186 compatible = "allwinner,sun5i-a13-mbus";
187 reg = <0x01c01000 0x1000>;
189 dma-ranges = <0x00000000 0x40000000 0x20000000>;
190 #interconnect-cells = <1>;
193 dma: dma-controller@1c02000 {
194 compatible = "allwinner,sun4i-a10-dma";
195 reg = <0x01c02000 0x1000>;
197 clocks = <&ccu CLK_AHB_DMA>;
201 nfc: nand-controller@1c03000 {
202 compatible = "allwinner,sun4i-a10-nand";
203 reg = <0x01c03000 0x1000>;
205 clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>;
206 clock-names = "ahb", "mod";
207 dmas = <&dma SUN4I_DMA_DEDICATED 3>;
210 #address-cells = <1>;
215 compatible = "allwinner,sun4i-a10-spi";
216 reg = <0x01c05000 0x1000>;
218 clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>;
219 clock-names = "ahb", "mod";
220 dmas = <&dma SUN4I_DMA_DEDICATED 27>,
221 <&dma SUN4I_DMA_DEDICATED 26>;
222 dma-names = "rx", "tx";
224 #address-cells = <1>;
229 compatible = "allwinner,sun4i-a10-spi";
230 reg = <0x01c06000 0x1000>;
232 clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>;
233 clock-names = "ahb", "mod";
234 dmas = <&dma SUN4I_DMA_DEDICATED 9>,
235 <&dma SUN4I_DMA_DEDICATED 8>;
236 dma-names = "rx", "tx";
238 #address-cells = <1>;
242 tve0: tv-encoder@1c0a000 {
243 compatible = "allwinner,sun4i-a10-tv-encoder";
244 reg = <0x01c0a000 0x1000>;
245 clocks = <&ccu CLK_AHB_TVE>;
246 resets = <&ccu RST_TVE>;
251 tve0_in_tcon0: endpoint {
252 remote-endpoint = <&tcon0_out_tve0>;
257 emac: ethernet@1c0b000 {
258 compatible = "allwinner,sun4i-a10-emac";
259 reg = <0x01c0b000 0x1000>;
261 clocks = <&ccu CLK_AHB_EMAC>;
262 allwinner,sram = <&emac_sram 1>;
267 compatible = "allwinner,sun4i-a10-mdio";
268 reg = <0x01c0b080 0x14>;
270 #address-cells = <1>;
274 tcon0: lcd-controller@1c0c000 {
275 compatible = "allwinner,sun5i-a13-tcon";
276 reg = <0x01c0c000 0x1000>;
278 resets = <&ccu RST_LCD>;
280 clocks = <&ccu CLK_AHB_LCD>,
286 clock-output-names = "tcon-pixel-clock";
291 #address-cells = <1>;
297 tcon0_in_be0: endpoint {
298 remote-endpoint = <&be0_out_tcon0>;
303 #address-cells = <1>;
307 tcon0_out_tve0: endpoint@1 {
309 remote-endpoint = <&tve0_in_tcon0>;
310 allwinner,tcon-channel = <1>;
316 video-codec@1c0e000 {
317 compatible = "allwinner,sun5i-a13-video-engine";
318 reg = <0x01c0e000 0x1000>;
319 clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>,
321 clock-names = "ahb", "mod", "ram";
322 resets = <&ccu RST_VE>;
324 allwinner,sram = <&ve_sram 1>;
328 compatible = "allwinner,sun5i-a13-mmc";
329 reg = <0x01c0f000 0x1000>;
330 clocks = <&ccu CLK_AHB_MMC0>, <&ccu CLK_MMC0>;
331 clock-names = "ahb", "mmc";
333 pinctrl-names = "default";
334 pinctrl-0 = <&mmc0_pins>;
336 #address-cells = <1>;
341 compatible = "allwinner,sun5i-a13-mmc";
342 reg = <0x01c10000 0x1000>;
343 clocks = <&ccu CLK_AHB_MMC1>, <&ccu CLK_MMC1>;
344 clock-names = "ahb", "mmc";
347 #address-cells = <1>;
352 compatible = "allwinner,sun5i-a13-mmc";
353 reg = <0x01c11000 0x1000>;
354 clocks = <&ccu CLK_AHB_MMC2>, <&ccu CLK_MMC2>;
355 clock-names = "ahb", "mmc";
358 #address-cells = <1>;
362 usb_otg: usb@1c13000 {
363 compatible = "allwinner,sun4i-a10-musb";
364 reg = <0x01c13000 0x0400>;
365 clocks = <&ccu CLK_AHB_OTG>;
367 interrupt-names = "mc";
370 extcon = <&usbphy 0>;
371 allwinner,sram = <&otg_sram 1>;
376 usbphy: phy@1c13400 {
378 compatible = "allwinner,sun5i-a13-usb-phy";
379 reg = <0x01c13400 0x10>, <0x01c14800 0x4>;
380 reg-names = "phy_ctrl", "pmu1";
381 clocks = <&ccu CLK_USB_PHY0>;
382 clock-names = "usb_phy";
383 resets = <&ccu RST_USB_PHY0>, <&ccu RST_USB_PHY1>;
384 reset-names = "usb0_reset", "usb1_reset";
389 compatible = "allwinner,sun5i-a13-ehci", "generic-ehci";
390 reg = <0x01c14000 0x100>;
392 clocks = <&ccu CLK_AHB_EHCI>;
398 compatible = "allwinner,sun5i-a13-ohci", "generic-ohci";
399 reg = <0x01c14400 0x100>;
401 clocks = <&ccu CLK_USB_OHCI>, <&ccu CLK_AHB_OHCI>;
406 crypto: crypto-engine@1c15000 {
407 compatible = "allwinner,sun5i-a13-crypto",
408 "allwinner,sun4i-a10-crypto";
409 reg = <0x01c15000 0x1000>;
411 clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>;
412 clock-names = "ahb", "mod";
416 compatible = "allwinner,sun4i-a10-spi";
417 reg = <0x01c17000 0x1000>;
419 clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>;
420 clock-names = "ahb", "mod";
421 dmas = <&dma SUN4I_DMA_DEDICATED 29>,
422 <&dma SUN4I_DMA_DEDICATED 28>;
423 dma-names = "rx", "tx";
425 #address-cells = <1>;
430 reg = <0x01c20000 0x400>;
431 clocks = <&osc24M>, <&osc32k>;
432 clock-names = "hosc", "losc";
437 intc: interrupt-controller@1c20400 {
438 compatible = "allwinner,sun4i-a10-ic";
439 reg = <0x01c20400 0x400>;
440 interrupt-controller;
441 #interrupt-cells = <1>;
444 pio: pinctrl@1c20800 {
445 reg = <0x01c20800 0x400>;
447 clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
448 clock-names = "apb", "hosc", "losc";
450 interrupt-controller;
451 #interrupt-cells = <3>;
454 emac_pd_pins: emac-pd-pins {
455 pins = "PD6", "PD7", "PD10",
456 "PD11", "PD12", "PD13", "PD14",
457 "PD15", "PD18", "PD19", "PD20",
458 "PD21", "PD22", "PD23", "PD24",
459 "PD25", "PD26", "PD27";
463 i2c0_pins: i2c0-pins {
468 i2c1_pins: i2c1-pins {
469 pins = "PB15", "PB16";
473 i2c2_pins: i2c2-pins {
474 pins = "PB17", "PB18";
478 ir0_rx_pin: ir0-rx-pin {
483 lcd_rgb565_pins: lcd-rgb565-pins {
484 pins = "PD3", "PD4", "PD5", "PD6", "PD7",
485 "PD10", "PD11", "PD12", "PD13", "PD14", "PD15",
486 "PD19", "PD20", "PD21", "PD22", "PD23",
487 "PD24", "PD25", "PD26", "PD27";
491 lcd_rgb666_pins: lcd-rgb666-pins {
492 pins = "PD2", "PD3", "PD4", "PD5", "PD6", "PD7",
493 "PD10", "PD11", "PD12", "PD13", "PD14", "PD15",
494 "PD18", "PD19", "PD20", "PD21", "PD22", "PD23",
495 "PD24", "PD25", "PD26", "PD27";
499 mmc0_pins: mmc0-pins {
500 pins = "PF0", "PF1", "PF2", "PF3",
503 drive-strength = <30>;
507 mmc2_4bit_pc_pins: mmc2-4bit-pc-pins {
508 pins = "PC6", "PC7", "PC8", "PC9",
511 drive-strength = <30>;
515 mmc2_8bit_pins: mmc2-8bit-pins {
516 pins = "PC6", "PC7", "PC8", "PC9",
517 "PC10", "PC11", "PC12", "PC13",
520 drive-strength = <30>;
524 nand_pins: nand-pins {
525 pins = "PC0", "PC1", "PC2",
526 "PC5", "PC8", "PC9", "PC10",
527 "PC11", "PC12", "PC13", "PC14",
532 nand_cs0_pin: nand-cs0-pin {
537 nand_rb0_pin: nand-rb0-pin {
547 spi2_pe_pins: spi2-pe-pins {
548 pins = "PE1", "PE2", "PE3";
552 spi2_cs0_pe_pin: spi2-cs0-pe-pin {
557 uart1_pe_pins: uart1-pe-pins {
558 pins = "PE10", "PE11";
562 uart1_pg_pins: uart1-pg-pins {
567 uart2_pd_pins: uart2-pd-pins {
572 uart2_cts_rts_pd_pins: uart2-cts-rts-pd-pins {
577 uart3_pg_pins: uart3-pg-pins {
578 pins = "PG9", "PG10";
582 uart3_cts_rts_pg_pins: uart3-cts-rts-pg-pins {
583 pins = "PG11", "PG12";
589 compatible = "allwinner,sun4i-a10-timer";
590 reg = <0x01c20c00 0x90>;
592 clocks = <&ccu CLK_HOSC>;
595 wdt: watchdog@1c20c90 {
596 compatible = "allwinner,sun4i-a10-wdt";
597 reg = <0x01c20c90 0x10>;
601 compatible = "allwinner,sun4i-a10-ir";
602 clocks = <&ccu CLK_APB0_IR>, <&ccu CLK_IR>;
603 clock-names = "apb", "ir";
605 reg = <0x01c21800 0x40>;
609 lradc: lradc@1c22800 {
610 compatible = "allwinner,sun4i-a10-lradc-keys";
611 reg = <0x01c22800 0x100>;
616 codec: codec@1c22c00 {
617 #sound-dai-cells = <0>;
618 compatible = "allwinner,sun4i-a10-codec";
619 reg = <0x01c22c00 0x40>;
621 clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>;
622 clock-names = "apb", "codec";
623 dmas = <&dma SUN4I_DMA_NORMAL 19>,
624 <&dma SUN4I_DMA_NORMAL 19>;
625 dma-names = "rx", "tx";
629 sid: eeprom@1c23800 {
630 compatible = "allwinner,sun4i-a10-sid";
631 reg = <0x01c23800 0x10>;
635 compatible = "allwinner,sun5i-a13-ts";
636 reg = <0x01c25000 0x100>;
638 #thermal-sensor-cells = <0>;
641 uart0: serial@1c28000 {
642 compatible = "snps,dw-apb-uart";
643 reg = <0x01c28000 0x400>;
647 clocks = <&ccu CLK_APB1_UART0>;
651 uart1: serial@1c28400 {
652 compatible = "snps,dw-apb-uart";
653 reg = <0x01c28400 0x400>;
657 clocks = <&ccu CLK_APB1_UART1>;
661 uart2: serial@1c28800 {
662 compatible = "snps,dw-apb-uart";
663 reg = <0x01c28800 0x400>;
667 clocks = <&ccu CLK_APB1_UART2>;
671 uart3: serial@1c28c00 {
672 compatible = "snps,dw-apb-uart";
673 reg = <0x01c28c00 0x400>;
677 clocks = <&ccu CLK_APB1_UART3>;
682 compatible = "allwinner,sun4i-a10-i2c";
683 reg = <0x01c2ac00 0x400>;
685 clocks = <&ccu CLK_APB1_I2C0>;
686 pinctrl-names = "default";
687 pinctrl-0 = <&i2c0_pins>;
689 #address-cells = <1>;
694 compatible = "allwinner,sun4i-a10-i2c";
695 reg = <0x01c2b000 0x400>;
697 clocks = <&ccu CLK_APB1_I2C1>;
698 pinctrl-names = "default";
699 pinctrl-0 = <&i2c1_pins>;
701 #address-cells = <1>;
706 compatible = "allwinner,sun4i-a10-i2c";
707 reg = <0x01c2b400 0x400>;
709 clocks = <&ccu CLK_APB1_I2C2>;
710 pinctrl-names = "default";
711 pinctrl-0 = <&i2c2_pins>;
713 #address-cells = <1>;
718 compatible = "allwinner,sun5i-a13-hstimer";
719 reg = <0x01c60000 0x1000>;
720 interrupts = <82>, <83>;
721 clocks = <&ccu CLK_AHB_HSTIMER>;
724 fe0: display-frontend@1e00000 {
725 compatible = "allwinner,sun5i-a13-display-frontend";
726 reg = <0x01e00000 0x20000>;
728 clocks = <&ccu CLK_DE_FE>, <&ccu CLK_DE_FE>,
729 <&ccu CLK_DRAM_DE_FE>;
730 clock-names = "ahb", "mod",
732 resets = <&ccu RST_DE_FE>;
733 interconnects = <&mbus 19>;
734 interconnect-names = "dma-mem";
738 #address-cells = <1>;
744 fe0_out_be0: endpoint {
745 remote-endpoint = <&be0_in_fe0>;
751 be0: display-backend@1e60000 {
752 compatible = "allwinner,sun5i-a13-display-backend";
753 reg = <0x01e60000 0x10000>;
755 clocks = <&ccu CLK_AHB_DE_BE>, <&ccu CLK_DE_BE>,
756 <&ccu CLK_DRAM_DE_BE>;
757 clock-names = "ahb", "mod",
759 resets = <&ccu RST_DE_BE>;
760 interconnects = <&mbus 18>;
761 interconnect-names = "dma-mem";
764 assigned-clocks = <&ccu CLK_DE_BE>;
765 assigned-clock-rates = <300000000>;
768 #address-cells = <1>;
774 be0_in_fe0: endpoint {
775 remote-endpoint = <&fe0_out_be0>;
782 be0_out_tcon0: endpoint {
783 remote-endpoint = <&tcon0_in_be0>;