1 // SPDX-License-Identifier: GPL-2.0+
3 * Clock specification for Xilinx ZynqMP
5 * (C) Copyright 2015 - 2018, Xilinx, Inc.
7 * Michal Simek <michal.simek@xilinx.com>
12 compatible = "fixed-clock";
14 clock-frequency = <100000000>;
18 compatible = "fixed-clock";
20 clock-frequency = <125000000>;
24 compatible = "fixed-clock";
26 clock-frequency = <200000000>;
30 compatible = "fixed-clock";
32 clock-frequency = <250000000>;
36 compatible = "fixed-clock";
38 clock-frequency = <300000000>;
42 compatible = "fixed-clock";
44 clock-frequency = <600000000>;
48 compatible = "fixed-clock";
50 clock-frequency = <100000000>;
51 clock-accuracy = <100>;
55 compatible = "fixed-clock";
57 clock-frequency = <24576000>;
58 clock-accuracy = <100>;
61 dpdma_clk: dpdma-clk {
62 compatible = "fixed-clock";
64 clock-frequency = <533000000>;
67 drm_clock: drm-clock {
68 compatible = "fixed-clock";
70 clock-frequency = <262750000>;
71 clock-accuracy = <0x64>;
76 clocks = <&clk100 &clk100>;
80 clocks = <&clk100 &clk100>;
84 clocks = <&clk600>, <&clk100>;
88 clocks = <&clk600>, <&clk100>;
92 clocks = <&clk600>, <&clk100>;
96 clocks = <&clk600>, <&clk100>;
100 clocks = <&clk600>, <&clk100>;
104 clocks = <&clk600>, <&clk100>;
108 clocks = <&clk600>, <&clk100>;
112 clocks = <&clk600>, <&clk100>;
116 clocks = <&clk600>, <&clk100>;
120 clocks = <&clk600>, <&clk100>;
124 clocks = <&clk600>, <&clk100>;
128 clocks = <&clk600>, <&clk100>;
132 clocks = <&clk600>, <&clk100>;
136 clocks = <&clk600>, <&clk100>;
140 clocks = <&clk600>, <&clk100>;
144 clocks = <&clk600>, <&clk100>;
148 clocks = <&clk125>, <&clk125>, <&clk125>;
152 clocks = <&clk125>, <&clk125>, <&clk125>;
156 clocks = <&clk125>, <&clk125>, <&clk125>;
160 clocks = <&clk125>, <&clk125>, <&clk125>;
180 clocks = <&clk200 &clk200>;
184 clocks = <&clk200 &clk200>;
188 clocks = <&clk200 &clk200>;
192 clocks = <&clk200 &clk200>;
196 clocks = <&clk100 &clk100>;
200 clocks = <&clk100 &clk100>;
204 clocks = <&clk250>, <&clk250>;
208 clocks = <&clk250>, <&clk250>;