2 * HD-audio controller helpers
5 #include <linux/kernel.h>
6 #include <linux/delay.h>
7 #include <linux/export.h>
8 #include <sound/core.h>
9 #include <sound/hdaudio.h>
10 #include <sound/hda_register.h>
12 /* clear CORB read pointer properly */
13 static void azx_clear_corbrp(struct hdac_bus
*bus
)
17 for (timeout
= 1000; timeout
> 0; timeout
--) {
18 if (snd_hdac_chip_readw(bus
, CORBRP
) & AZX_CORBRP_RST
)
23 dev_err(bus
->dev
, "CORB reset timeout#1, CORBRP = %d\n",
24 snd_hdac_chip_readw(bus
, CORBRP
));
26 snd_hdac_chip_writew(bus
, CORBRP
, 0);
27 for (timeout
= 1000; timeout
> 0; timeout
--) {
28 if (snd_hdac_chip_readw(bus
, CORBRP
) == 0)
33 dev_err(bus
->dev
, "CORB reset timeout#2, CORBRP = %d\n",
34 snd_hdac_chip_readw(bus
, CORBRP
));
38 * snd_hdac_bus_init_cmd_io - set up CORB/RIRB buffers
39 * @bus: HD-audio core bus
41 void snd_hdac_bus_init_cmd_io(struct hdac_bus
*bus
)
43 spin_lock_irq(&bus
->reg_lock
);
45 bus
->corb
.addr
= bus
->rb
.addr
;
46 bus
->corb
.buf
= (__le32
*)bus
->rb
.area
;
47 snd_hdac_chip_writel(bus
, CORBLBASE
, (u32
)bus
->corb
.addr
);
48 snd_hdac_chip_writel(bus
, CORBUBASE
, upper_32_bits(bus
->corb
.addr
));
50 /* set the corb size to 256 entries (ULI requires explicitly) */
51 snd_hdac_chip_writeb(bus
, CORBSIZE
, 0x02);
52 /* set the corb write pointer to 0 */
53 snd_hdac_chip_writew(bus
, CORBWP
, 0);
55 /* reset the corb hw read pointer */
56 snd_hdac_chip_writew(bus
, CORBRP
, AZX_CORBRP_RST
);
57 if (!bus
->corbrp_self_clear
)
58 azx_clear_corbrp(bus
);
61 snd_hdac_chip_writeb(bus
, CORBCTL
, AZX_CORBCTL_RUN
);
64 bus
->rirb
.addr
= bus
->rb
.addr
+ 2048;
65 bus
->rirb
.buf
= (__le32
*)(bus
->rb
.area
+ 2048);
66 bus
->rirb
.wp
= bus
->rirb
.rp
= 0;
67 memset(bus
->rirb
.cmds
, 0, sizeof(bus
->rirb
.cmds
));
68 snd_hdac_chip_writel(bus
, RIRBLBASE
, (u32
)bus
->rirb
.addr
);
69 snd_hdac_chip_writel(bus
, RIRBUBASE
, upper_32_bits(bus
->rirb
.addr
));
71 /* set the rirb size to 256 entries (ULI requires explicitly) */
72 snd_hdac_chip_writeb(bus
, RIRBSIZE
, 0x02);
73 /* reset the rirb hw write pointer */
74 snd_hdac_chip_writew(bus
, RIRBWP
, AZX_RIRBWP_RST
);
75 /* set N=1, get RIRB response interrupt for new entry */
76 snd_hdac_chip_writew(bus
, RINTCNT
, 1);
77 /* enable rirb dma and response irq */
78 snd_hdac_chip_writeb(bus
, RIRBCTL
, AZX_RBCTL_DMA_EN
| AZX_RBCTL_IRQ_EN
);
79 spin_unlock_irq(&bus
->reg_lock
);
81 EXPORT_SYMBOL_GPL(snd_hdac_bus_init_cmd_io
);
83 /* wait for cmd dmas till they are stopped */
84 static void hdac_wait_for_cmd_dmas(struct hdac_bus
*bus
)
86 unsigned long timeout
;
88 timeout
= jiffies
+ msecs_to_jiffies(100);
89 while ((snd_hdac_chip_readb(bus
, RIRBCTL
) & AZX_RBCTL_DMA_EN
)
90 && time_before(jiffies
, timeout
))
93 timeout
= jiffies
+ msecs_to_jiffies(100);
94 while ((snd_hdac_chip_readb(bus
, CORBCTL
) & AZX_CORBCTL_RUN
)
95 && time_before(jiffies
, timeout
))
100 * snd_hdac_bus_stop_cmd_io - clean up CORB/RIRB buffers
101 * @bus: HD-audio core bus
103 void snd_hdac_bus_stop_cmd_io(struct hdac_bus
*bus
)
105 spin_lock_irq(&bus
->reg_lock
);
106 /* disable ringbuffer DMAs */
107 snd_hdac_chip_writeb(bus
, RIRBCTL
, 0);
108 snd_hdac_chip_writeb(bus
, CORBCTL
, 0);
109 spin_unlock_irq(&bus
->reg_lock
);
111 hdac_wait_for_cmd_dmas(bus
);
113 spin_lock_irq(&bus
->reg_lock
);
114 /* disable unsolicited responses */
115 snd_hdac_chip_updatel(bus
, GCTL
, AZX_GCTL_UNSOL
, 0);
116 spin_unlock_irq(&bus
->reg_lock
);
118 EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_cmd_io
);
120 static unsigned int azx_command_addr(u32 cmd
)
122 unsigned int addr
= cmd
>> 28;
124 if (snd_BUG_ON(addr
>= HDA_MAX_CODECS
))
130 * snd_hdac_bus_send_cmd - send a command verb via CORB
131 * @bus: HD-audio core bus
132 * @val: encoded verb value to send
134 * Returns zero for success or a negative error code.
136 int snd_hdac_bus_send_cmd(struct hdac_bus
*bus
, unsigned int val
)
138 unsigned int addr
= azx_command_addr(val
);
141 spin_lock_irq(&bus
->reg_lock
);
143 bus
->last_cmd
[azx_command_addr(val
)] = val
;
145 /* add command to corb */
146 wp
= snd_hdac_chip_readw(bus
, CORBWP
);
148 /* something wrong, controller likely turned to D3 */
149 spin_unlock_irq(&bus
->reg_lock
);
153 wp
%= AZX_MAX_CORB_ENTRIES
;
155 rp
= snd_hdac_chip_readw(bus
, CORBRP
);
157 /* oops, it's full */
158 spin_unlock_irq(&bus
->reg_lock
);
162 bus
->rirb
.cmds
[addr
]++;
163 bus
->corb
.buf
[wp
] = cpu_to_le32(val
);
164 snd_hdac_chip_writew(bus
, CORBWP
, wp
);
166 spin_unlock_irq(&bus
->reg_lock
);
170 EXPORT_SYMBOL_GPL(snd_hdac_bus_send_cmd
);
172 #define AZX_RIRB_EX_UNSOL_EV (1<<4)
175 * snd_hdac_bus_update_rirb - retrieve RIRB entries
176 * @bus: HD-audio core bus
178 * Usually called from interrupt handler.
180 void snd_hdac_bus_update_rirb(struct hdac_bus
*bus
)
186 wp
= snd_hdac_chip_readw(bus
, RIRBWP
);
188 /* something wrong, controller likely turned to D3 */
192 if (wp
== bus
->rirb
.wp
)
196 while (bus
->rirb
.rp
!= wp
) {
198 bus
->rirb
.rp
%= AZX_MAX_RIRB_ENTRIES
;
200 rp
= bus
->rirb
.rp
<< 1; /* an RIRB entry is 8-bytes */
201 res_ex
= le32_to_cpu(bus
->rirb
.buf
[rp
+ 1]);
202 res
= le32_to_cpu(bus
->rirb
.buf
[rp
]);
204 if (addr
>= HDA_MAX_CODECS
) {
206 "spurious response %#x:%#x, rp = %d, wp = %d",
207 res
, res_ex
, bus
->rirb
.rp
, wp
);
209 } else if (res_ex
& AZX_RIRB_EX_UNSOL_EV
)
210 snd_hdac_bus_queue_event(bus
, res
, res_ex
);
211 else if (bus
->rirb
.cmds
[addr
]) {
212 bus
->rirb
.res
[addr
] = res
;
213 bus
->rirb
.cmds
[addr
]--;
215 dev_err_ratelimited(bus
->dev
,
216 "spurious response %#x:%#x, last cmd=%#08x\n",
217 res
, res_ex
, bus
->last_cmd
[addr
]);
221 EXPORT_SYMBOL_GPL(snd_hdac_bus_update_rirb
);
224 * snd_hdac_bus_get_response - receive a response via RIRB
225 * @bus: HD-audio core bus
226 * @addr: codec address
227 * @res: pointer to store the value, NULL when not needed
229 * Returns zero if a value is read, or a negative error code.
231 int snd_hdac_bus_get_response(struct hdac_bus
*bus
, unsigned int addr
,
234 unsigned long timeout
;
235 unsigned long loopcounter
;
237 timeout
= jiffies
+ msecs_to_jiffies(1000);
239 for (loopcounter
= 0;; loopcounter
++) {
240 spin_lock_irq(&bus
->reg_lock
);
241 if (!bus
->rirb
.cmds
[addr
]) {
243 *res
= bus
->rirb
.res
[addr
]; /* the last value */
244 spin_unlock_irq(&bus
->reg_lock
);
247 spin_unlock_irq(&bus
->reg_lock
);
248 if (time_after(jiffies
, timeout
))
250 if (loopcounter
> 3000)
251 msleep(2); /* temporary workaround */
260 EXPORT_SYMBOL_GPL(snd_hdac_bus_get_response
);
262 #define HDAC_MAX_CAPS 10
264 * snd_hdac_bus_parse_capabilities - parse capability structure
265 * @bus: the pointer to bus object
267 * Returns 0 if successful, or a negative error code.
269 int snd_hdac_bus_parse_capabilities(struct hdac_bus
*bus
)
271 unsigned int cur_cap
;
273 unsigned int counter
= 0;
275 offset
= snd_hdac_chip_readl(bus
, LLCH
);
277 /* Lets walk the linked capabilities list */
279 cur_cap
= _snd_hdac_chip_read(l
, bus
, offset
);
281 dev_dbg(bus
->dev
, "Capability version: 0x%x\n",
282 (cur_cap
& AZX_CAP_HDR_VER_MASK
) >> AZX_CAP_HDR_VER_OFF
);
284 dev_dbg(bus
->dev
, "HDA capability ID: 0x%x\n",
285 (cur_cap
& AZX_CAP_HDR_ID_MASK
) >> AZX_CAP_HDR_ID_OFF
);
288 dev_dbg(bus
->dev
, "Invalid capability reg read\n");
292 switch ((cur_cap
& AZX_CAP_HDR_ID_MASK
) >> AZX_CAP_HDR_ID_OFF
) {
294 dev_dbg(bus
->dev
, "Found ML capability\n");
295 bus
->mlcap
= bus
->remap_addr
+ offset
;
299 dev_dbg(bus
->dev
, "Found GTS capability offset=%x\n", offset
);
300 bus
->gtscap
= bus
->remap_addr
+ offset
;
304 /* PP capability found, the Audio DSP is present */
305 dev_dbg(bus
->dev
, "Found PP capability offset=%x\n", offset
);
306 bus
->ppcap
= bus
->remap_addr
+ offset
;
310 /* SPIB capability found, handler function */
311 dev_dbg(bus
->dev
, "Found SPB capability\n");
312 bus
->spbcap
= bus
->remap_addr
+ offset
;
315 case AZX_DRSM_CAP_ID
:
316 /* DMA resume capability found, handler function */
317 dev_dbg(bus
->dev
, "Found DRSM capability\n");
318 bus
->drsmcap
= bus
->remap_addr
+ offset
;
322 dev_dbg(bus
->dev
, "Unknown capability %d\n", cur_cap
);
328 if (counter
> HDAC_MAX_CAPS
) {
329 dev_err(bus
->dev
, "We exceeded HDAC capabilities!!!\n");
333 /* read the offset of next capability */
334 offset
= cur_cap
& AZX_CAP_HDR_NXT_PTR_MASK
;
340 EXPORT_SYMBOL_GPL(snd_hdac_bus_parse_capabilities
);
347 * snd_hdac_bus_enter_link_reset - enter link reset
348 * @bus: HD-audio core bus
350 * Enter to the link reset state.
352 void snd_hdac_bus_enter_link_reset(struct hdac_bus
*bus
)
354 unsigned long timeout
;
356 /* reset controller */
357 snd_hdac_chip_updatel(bus
, GCTL
, AZX_GCTL_RESET
, 0);
359 timeout
= jiffies
+ msecs_to_jiffies(100);
360 while ((snd_hdac_chip_readb(bus
, GCTL
) & AZX_GCTL_RESET
) &&
361 time_before(jiffies
, timeout
))
362 usleep_range(500, 1000);
364 EXPORT_SYMBOL_GPL(snd_hdac_bus_enter_link_reset
);
367 * snd_hdac_bus_exit_link_reset - exit link reset
368 * @bus: HD-audio core bus
370 * Exit from the link reset state.
372 void snd_hdac_bus_exit_link_reset(struct hdac_bus
*bus
)
374 unsigned long timeout
;
376 snd_hdac_chip_updateb(bus
, GCTL
, 0, AZX_GCTL_RESET
);
378 timeout
= jiffies
+ msecs_to_jiffies(100);
379 while (!snd_hdac_chip_readb(bus
, GCTL
) && time_before(jiffies
, timeout
))
380 usleep_range(500, 1000);
382 EXPORT_SYMBOL_GPL(snd_hdac_bus_exit_link_reset
);
384 /* reset codec link */
385 static int azx_reset(struct hdac_bus
*bus
, bool full_reset
)
391 snd_hdac_chip_writew(bus
, STATESTS
, STATESTS_INT_MASK
);
393 /* reset controller */
394 snd_hdac_bus_enter_link_reset(bus
);
396 /* delay for >= 100us for codec PLL to settle per spec
397 * Rev 0.9 section 5.5.1
399 usleep_range(500, 1000);
401 /* Bring controller out of reset */
402 snd_hdac_bus_exit_link_reset(bus
);
404 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
405 usleep_range(1000, 1200);
408 /* check to see if controller is ready */
409 if (!snd_hdac_chip_readb(bus
, GCTL
)) {
410 dev_dbg(bus
->dev
, "azx_reset: controller not ready!\n");
414 /* Accept unsolicited responses */
415 snd_hdac_chip_updatel(bus
, GCTL
, 0, AZX_GCTL_UNSOL
);
418 if (!bus
->codec_mask
) {
419 bus
->codec_mask
= snd_hdac_chip_readw(bus
, STATESTS
);
420 dev_dbg(bus
->dev
, "codec_mask = 0x%lx\n", bus
->codec_mask
);
426 /* enable interrupts */
427 static void azx_int_enable(struct hdac_bus
*bus
)
429 /* enable controller CIE and GIE */
430 snd_hdac_chip_updatel(bus
, INTCTL
, 0, AZX_INT_CTRL_EN
| AZX_INT_GLOBAL_EN
);
433 /* disable interrupts */
434 static void azx_int_disable(struct hdac_bus
*bus
)
436 struct hdac_stream
*azx_dev
;
438 /* disable interrupts in stream descriptor */
439 list_for_each_entry(azx_dev
, &bus
->stream_list
, list
)
440 snd_hdac_stream_updateb(azx_dev
, SD_CTL
, SD_INT_MASK
, 0);
442 /* disable SIE for all streams */
443 snd_hdac_chip_writeb(bus
, INTCTL
, 0);
445 /* disable controller CIE and GIE */
446 snd_hdac_chip_updatel(bus
, INTCTL
, AZX_INT_CTRL_EN
| AZX_INT_GLOBAL_EN
, 0);
449 /* clear interrupts */
450 static void azx_int_clear(struct hdac_bus
*bus
)
452 struct hdac_stream
*azx_dev
;
454 /* clear stream status */
455 list_for_each_entry(azx_dev
, &bus
->stream_list
, list
)
456 snd_hdac_stream_writeb(azx_dev
, SD_STS
, SD_INT_MASK
);
459 snd_hdac_chip_writew(bus
, STATESTS
, STATESTS_INT_MASK
);
461 /* clear rirb status */
462 snd_hdac_chip_writeb(bus
, RIRBSTS
, RIRB_INT_MASK
);
464 /* clear int status */
465 snd_hdac_chip_writel(bus
, INTSTS
, AZX_INT_CTRL_EN
| AZX_INT_ALL_STREAM
);
469 * snd_hdac_bus_init_chip - reset and start the controller registers
470 * @bus: HD-audio core bus
471 * @full_reset: Do full reset
473 bool snd_hdac_bus_init_chip(struct hdac_bus
*bus
, bool full_reset
)
478 /* reset controller */
479 azx_reset(bus
, full_reset
);
481 /* initialize interrupts */
485 /* initialize the codec command I/O */
486 snd_hdac_bus_init_cmd_io(bus
);
488 /* program the position buffer */
489 if (bus
->use_posbuf
&& bus
->posbuf
.addr
) {
490 snd_hdac_chip_writel(bus
, DPLBASE
, (u32
)bus
->posbuf
.addr
);
491 snd_hdac_chip_writel(bus
, DPUBASE
, upper_32_bits(bus
->posbuf
.addr
));
494 bus
->chip_init
= true;
497 EXPORT_SYMBOL_GPL(snd_hdac_bus_init_chip
);
500 * snd_hdac_bus_stop_chip - disable the whole IRQ and I/Os
501 * @bus: HD-audio core bus
503 void snd_hdac_bus_stop_chip(struct hdac_bus
*bus
)
508 /* disable interrupts */
509 azx_int_disable(bus
);
512 /* disable CORB/RIRB */
513 snd_hdac_bus_stop_cmd_io(bus
);
515 /* disable position buffer */
516 if (bus
->posbuf
.addr
) {
517 snd_hdac_chip_writel(bus
, DPLBASE
, 0);
518 snd_hdac_chip_writel(bus
, DPUBASE
, 0);
521 bus
->chip_init
= false;
523 EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_chip
);
526 * snd_hdac_bus_handle_stream_irq - interrupt handler for streams
527 * @bus: HD-audio core bus
528 * @status: INTSTS register value
529 * @ask: callback to be called for woken streams
531 * Returns the bits of handled streams, or zero if no stream is handled.
533 int snd_hdac_bus_handle_stream_irq(struct hdac_bus
*bus
, unsigned int status
,
534 void (*ack
)(struct hdac_bus
*,
535 struct hdac_stream
*))
537 struct hdac_stream
*azx_dev
;
541 list_for_each_entry(azx_dev
, &bus
->stream_list
, list
) {
542 if (status
& azx_dev
->sd_int_sta_mask
) {
543 sd_status
= snd_hdac_stream_readb(azx_dev
, SD_STS
);
544 snd_hdac_stream_writeb(azx_dev
, SD_STS
, SD_INT_MASK
);
545 handled
|= 1 << azx_dev
->index
;
546 if (!azx_dev
->substream
|| !azx_dev
->running
||
547 !(sd_status
& SD_INT_COMPLETE
))
555 EXPORT_SYMBOL_GPL(snd_hdac_bus_handle_stream_irq
);
558 * snd_hdac_bus_alloc_stream_pages - allocate BDL and other buffers
559 * @bus: HD-audio core bus
561 * Call this after assigning the all streams.
562 * Returns zero for success, or a negative error code.
564 int snd_hdac_bus_alloc_stream_pages(struct hdac_bus
*bus
)
566 struct hdac_stream
*s
;
570 list_for_each_entry(s
, &bus
->stream_list
, list
) {
571 /* allocate memory for the BDL for each stream */
572 err
= bus
->io_ops
->dma_alloc_pages(bus
, SNDRV_DMA_TYPE_DEV
,
579 if (WARN_ON(!num_streams
))
581 /* allocate memory for the position buffer */
582 err
= bus
->io_ops
->dma_alloc_pages(bus
, SNDRV_DMA_TYPE_DEV
,
583 num_streams
* 8, &bus
->posbuf
);
586 list_for_each_entry(s
, &bus
->stream_list
, list
)
587 s
->posbuf
= (__le32
*)(bus
->posbuf
.area
+ s
->index
* 8);
589 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
590 return bus
->io_ops
->dma_alloc_pages(bus
, SNDRV_DMA_TYPE_DEV
,
591 PAGE_SIZE
, &bus
->rb
);
593 EXPORT_SYMBOL_GPL(snd_hdac_bus_alloc_stream_pages
);
596 * snd_hdac_bus_free_stream_pages - release BDL and other buffers
597 * @bus: HD-audio core bus
599 void snd_hdac_bus_free_stream_pages(struct hdac_bus
*bus
)
601 struct hdac_stream
*s
;
603 list_for_each_entry(s
, &bus
->stream_list
, list
) {
605 bus
->io_ops
->dma_free_pages(bus
, &s
->bdl
);
609 bus
->io_ops
->dma_free_pages(bus
, &bus
->rb
);
610 if (bus
->posbuf
.area
)
611 bus
->io_ops
->dma_free_pages(bus
, &bus
->posbuf
);
613 EXPORT_SYMBOL_GPL(snd_hdac_bus_free_stream_pages
);