2 * linux/arch/arm/mach-omap1/timer32k.c
6 * Copyright (C) 2004 - 2005 Nokia Corporation
7 * Partial timer rewrite and additional dynamic tick timer support by
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 * OMAP Dual-mode timer framework support by Timo Teras
12 * MPU timer code based on the older MPU timer code for OMAP
13 * Copyright (C) 2000 RidgeRun, Inc.
14 * Author: Greg Lonnon <glonnon@ridgerun.com>
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
21 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
22 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
24 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
27 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
28 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 * You should have received a copy of the GNU General Public License along
33 * with this program; if not, write to the Free Software Foundation, Inc.,
34 * 675 Mass Ave, Cambridge, MA 02139, USA.
37 #include <linux/kernel.h>
38 #include <linux/init.h>
39 #include <linux/delay.h>
40 #include <linux/interrupt.h>
41 #include <linux/sched.h>
42 #include <linux/spinlock.h>
43 #include <linux/err.h>
44 #include <linux/clk.h>
45 #include <linux/clocksource.h>
46 #include <linux/clockchips.h>
51 #include <asm/mach/irq.h>
52 #include <asm/mach/time.h>
54 #include <plat/dmtimer.h>
56 #include <mach/hardware.h>
61 * ---------------------------------------------------------------------------
64 * This currently works only on 16xx, as 1510 does not have the continuous
65 * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
66 * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
67 * on 1510 would be possible, but the timer would not be as accurate as
68 * with the 32KHz synchronized timer.
69 * ---------------------------------------------------------------------------
72 /* 16xx specific defines */
73 #define OMAP1_32K_TIMER_BASE 0xfffb9000
74 #define OMAP1_32KSYNC_TIMER_BASE 0xfffbc400
75 #define OMAP1_32K_TIMER_CR 0x08
76 #define OMAP1_32K_TIMER_TVR 0x00
77 #define OMAP1_32K_TIMER_TCR 0x04
79 #define OMAP_32K_TICKS_PER_SEC (32768)
82 * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
83 * so with HZ = 128, TVR = 255.
85 #define OMAP_32K_TIMER_TICK_PERIOD ((OMAP_32K_TICKS_PER_SEC / HZ) - 1)
87 #define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
88 (((nr_jiffies) * (clock_rate)) / HZ)
90 static inline void omap_32k_timer_write(int val
, int reg
)
92 omap_writew(val
, OMAP1_32K_TIMER_BASE
+ reg
);
95 static inline unsigned long omap_32k_timer_read(int reg
)
97 return omap_readl(OMAP1_32K_TIMER_BASE
+ reg
) & 0xffffff;
100 static inline void omap_32k_timer_start(unsigned long load_val
)
104 omap_32k_timer_write(load_val
, OMAP1_32K_TIMER_TVR
);
105 omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR
);
108 static inline void omap_32k_timer_stop(void)
110 omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR
);
113 #define omap_32k_timer_ack_irq()
115 static int omap_32k_timer_set_next_event(unsigned long delta
,
116 struct clock_event_device
*dev
)
118 omap_32k_timer_start(delta
);
123 static void omap_32k_timer_set_mode(enum clock_event_mode mode
,
124 struct clock_event_device
*evt
)
126 omap_32k_timer_stop();
129 case CLOCK_EVT_MODE_PERIODIC
:
130 omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD
);
132 case CLOCK_EVT_MODE_ONESHOT
:
133 case CLOCK_EVT_MODE_UNUSED
:
134 case CLOCK_EVT_MODE_SHUTDOWN
:
136 case CLOCK_EVT_MODE_RESUME
:
141 static struct clock_event_device clockevent_32k_timer
= {
143 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
145 .set_next_event
= omap_32k_timer_set_next_event
,
146 .set_mode
= omap_32k_timer_set_mode
,
149 static irqreturn_t
omap_32k_timer_interrupt(int irq
, void *dev_id
)
151 struct clock_event_device
*evt
= &clockevent_32k_timer
;
152 omap_32k_timer_ack_irq();
154 evt
->event_handler(evt
);
159 static struct irqaction omap_32k_timer_irq
= {
160 .name
= "32KHz timer",
161 .flags
= IRQF_DISABLED
| IRQF_TIMER
| IRQF_IRQPOLL
,
162 .handler
= omap_32k_timer_interrupt
,
165 static __init
void omap_init_32k_timer(void)
167 setup_irq(INT_OS_TIMER
, &omap_32k_timer_irq
);
169 clockevent_32k_timer
.mult
= div_sc(OMAP_32K_TICKS_PER_SEC
,
171 clockevent_32k_timer
.shift
);
172 clockevent_32k_timer
.max_delta_ns
=
173 clockevent_delta2ns(0xfffffffe, &clockevent_32k_timer
);
174 clockevent_32k_timer
.min_delta_ns
=
175 clockevent_delta2ns(1, &clockevent_32k_timer
);
177 clockevent_32k_timer
.cpumask
= cpumask_of(0);
178 clockevents_register_device(&clockevent_32k_timer
);
182 * ---------------------------------------------------------------------------
183 * Timer initialization
184 * ---------------------------------------------------------------------------
186 int __init
omap_32k_timer_init(void)
190 if (cpu_is_omap16xx()) {
192 struct clk
*sync32k_ick
;
194 base
= ioremap(OMAP1_32KSYNC_TIMER_BASE
, SZ_1K
);
196 pr_err("32k_counter: failed to map base addr\n");
200 sync32k_ick
= clk_get(NULL
, "omap_32ksync_ick");
201 if (!IS_ERR(sync32k_ick
))
202 clk_enable(sync32k_ick
);
204 ret
= omap_init_clocksource_32k(base
);
208 omap_init_32k_timer();