2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
6 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/module.h>
14 #include <linux/init.h>
15 #include <linux/slab.h>
16 #include <linux/i2c.h>
17 #include <linux/string.h>
18 #include <linux/rtc.h>
19 #include <linux/bcd.h>
20 #include <linux/rtc/ds1307.h>
23 * We can't determine type by probing, but if we expect pre-Linux code
24 * to have set the chip up as a clock (turning on the oscillator and
25 * setting the date and time), Linux can ignore the non-clock features.
26 * That's a natural job for a factory or repair bench.
39 last_ds_type
/* always last */
40 /* rs5c372 too? different address... */
44 /* RTC registers don't differ much, except for the century flag */
45 #define DS1307_REG_SECS 0x00 /* 00-59 */
46 # define DS1307_BIT_CH 0x80
47 # define DS1340_BIT_nEOSC 0x80
48 # define MCP7941X_BIT_ST 0x80
49 #define DS1307_REG_MIN 0x01 /* 00-59 */
50 #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
51 # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
52 # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
53 # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
54 # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
55 #define DS1307_REG_WDAY 0x03 /* 01-07 */
56 # define MCP7941X_BIT_VBATEN 0x08
57 #define DS1307_REG_MDAY 0x04 /* 01-31 */
58 #define DS1307_REG_MONTH 0x05 /* 01-12 */
59 # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
60 #define DS1307_REG_YEAR 0x06 /* 00-99 */
63 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
64 * start at 7, and they differ a LOT. Only control and status matter for
65 * basic RTC date and time functionality; be careful using them.
67 #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
68 # define DS1307_BIT_OUT 0x80
69 # define DS1338_BIT_OSF 0x20
70 # define DS1307_BIT_SQWE 0x10
71 # define DS1307_BIT_RS1 0x02
72 # define DS1307_BIT_RS0 0x01
73 #define DS1337_REG_CONTROL 0x0e
74 # define DS1337_BIT_nEOSC 0x80
75 # define DS1339_BIT_BBSQI 0x20
76 # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
77 # define DS1337_BIT_RS2 0x10
78 # define DS1337_BIT_RS1 0x08
79 # define DS1337_BIT_INTCN 0x04
80 # define DS1337_BIT_A2IE 0x02
81 # define DS1337_BIT_A1IE 0x01
82 #define DS1340_REG_CONTROL 0x07
83 # define DS1340_BIT_OUT 0x80
84 # define DS1340_BIT_FT 0x40
85 # define DS1340_BIT_CALIB_SIGN 0x20
86 # define DS1340_M_CALIBRATION 0x1f
87 #define DS1340_REG_FLAG 0x09
88 # define DS1340_BIT_OSF 0x80
89 #define DS1337_REG_STATUS 0x0f
90 # define DS1337_BIT_OSF 0x80
91 # define DS1337_BIT_A2I 0x02
92 # define DS1337_BIT_A1I 0x01
93 #define DS1339_REG_ALARM1_SECS 0x07
95 #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
97 #define RX8025_REG_CTRL1 0x0e
98 # define RX8025_BIT_2412 0x20
99 #define RX8025_REG_CTRL2 0x0f
100 # define RX8025_BIT_PON 0x10
101 # define RX8025_BIT_VDET 0x40
102 # define RX8025_BIT_XST 0x20
106 u8 offset
; /* register's offset */
109 struct bin_attribute
*nvram
;
112 #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
113 #define HAS_ALARM 1 /* bit 1 == irq claimed */
114 struct i2c_client
*client
;
115 struct rtc_device
*rtc
;
116 struct work_struct work
;
117 s32 (*read_block_data
)(const struct i2c_client
*client
, u8 command
,
118 u8 length
, u8
*values
);
119 s32 (*write_block_data
)(const struct i2c_client
*client
, u8 command
,
120 u8 length
, const u8
*values
);
127 u16 trickle_charger_reg
;
130 static const struct chip_desc chips
[last_ds_type
] = {
144 .trickle_charger_reg
= 0x10,
147 .trickle_charger_reg
= 0x08,
150 .trickle_charger_reg
= 0x0a,
156 /* this is battery backed SRAM */
157 .nvram_offset
= 0x20,
162 static const struct i2c_device_id ds1307_id
[] = {
163 { "ds1307", ds_1307
},
164 { "ds1337", ds_1337
},
165 { "ds1338", ds_1338
},
166 { "ds1339", ds_1339
},
167 { "ds1388", ds_1388
},
168 { "ds1340", ds_1340
},
169 { "ds3231", ds_3231
},
170 { "m41t00", m41t00
},
171 { "mcp7941x", mcp7941x
},
172 { "pt7c4338", ds_1307
},
173 { "rx8025", rx_8025
},
176 MODULE_DEVICE_TABLE(i2c
, ds1307_id
);
178 /*----------------------------------------------------------------------*/
180 #define BLOCK_DATA_MAX_TRIES 10
182 static s32
ds1307_read_block_data_once(const struct i2c_client
*client
,
183 u8 command
, u8 length
, u8
*values
)
187 for (i
= 0; i
< length
; i
++) {
188 data
= i2c_smbus_read_byte_data(client
, command
+ i
);
196 static s32
ds1307_read_block_data(const struct i2c_client
*client
, u8 command
,
197 u8 length
, u8
*values
)
199 u8 oldvalues
[I2C_SMBUS_BLOCK_MAX
];
203 dev_dbg(&client
->dev
, "ds1307_read_block_data (length=%d)\n", length
);
204 ret
= ds1307_read_block_data_once(client
, command
, length
, values
);
208 if (++tries
> BLOCK_DATA_MAX_TRIES
) {
209 dev_err(&client
->dev
,
210 "ds1307_read_block_data failed\n");
213 memcpy(oldvalues
, values
, length
);
214 ret
= ds1307_read_block_data_once(client
, command
, length
,
218 } while (memcmp(oldvalues
, values
, length
));
222 static s32
ds1307_write_block_data(const struct i2c_client
*client
, u8 command
,
223 u8 length
, const u8
*values
)
225 u8 currvalues
[I2C_SMBUS_BLOCK_MAX
];
228 dev_dbg(&client
->dev
, "ds1307_write_block_data (length=%d)\n", length
);
232 if (++tries
> BLOCK_DATA_MAX_TRIES
) {
233 dev_err(&client
->dev
,
234 "ds1307_write_block_data failed\n");
237 for (i
= 0; i
< length
; i
++) {
238 ret
= i2c_smbus_write_byte_data(client
, command
+ i
,
243 ret
= ds1307_read_block_data_once(client
, command
, length
,
247 } while (memcmp(currvalues
, values
, length
));
251 /*----------------------------------------------------------------------*/
254 * The IRQ logic includes a "real" handler running in IRQ context just
255 * long enough to schedule this workqueue entry. We need a task context
256 * to talk to the RTC, since I2C I/O calls require that; and disable the
257 * IRQ until we clear its status on the chip, so that this handler can
258 * work with any type of triggering (not just falling edge).
260 * The ds1337 and ds1339 both have two alarms, but we only use the first
261 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
262 * signal; ds1339 chips have only one alarm signal.
264 static void ds1307_work(struct work_struct
*work
)
266 struct ds1307
*ds1307
;
267 struct i2c_client
*client
;
271 ds1307
= container_of(work
, struct ds1307
, work
);
272 client
= ds1307
->client
;
273 lock
= &ds1307
->rtc
->ops_lock
;
276 stat
= i2c_smbus_read_byte_data(client
, DS1337_REG_STATUS
);
280 if (stat
& DS1337_BIT_A1I
) {
281 stat
&= ~DS1337_BIT_A1I
;
282 i2c_smbus_write_byte_data(client
, DS1337_REG_STATUS
, stat
);
284 control
= i2c_smbus_read_byte_data(client
, DS1337_REG_CONTROL
);
288 control
&= ~DS1337_BIT_A1IE
;
289 i2c_smbus_write_byte_data(client
, DS1337_REG_CONTROL
, control
);
291 rtc_update_irq(ds1307
->rtc
, 1, RTC_AF
| RTC_IRQF
);
295 if (test_bit(HAS_ALARM
, &ds1307
->flags
))
296 enable_irq(client
->irq
);
300 static irqreturn_t
ds1307_irq(int irq
, void *dev_id
)
302 struct i2c_client
*client
= dev_id
;
303 struct ds1307
*ds1307
= i2c_get_clientdata(client
);
305 disable_irq_nosync(irq
);
306 schedule_work(&ds1307
->work
);
310 /*----------------------------------------------------------------------*/
312 static int ds1307_get_time(struct device
*dev
, struct rtc_time
*t
)
314 struct ds1307
*ds1307
= dev_get_drvdata(dev
);
317 /* read the RTC date and time registers all at once */
318 tmp
= ds1307
->read_block_data(ds1307
->client
,
319 ds1307
->offset
, 7, ds1307
->regs
);
321 dev_err(dev
, "%s error %d\n", "read", tmp
);
325 dev_dbg(dev
, "%s: %02x %02x %02x %02x %02x %02x %02x\n",
327 ds1307
->regs
[0], ds1307
->regs
[1],
328 ds1307
->regs
[2], ds1307
->regs
[3],
329 ds1307
->regs
[4], ds1307
->regs
[5],
332 t
->tm_sec
= bcd2bin(ds1307
->regs
[DS1307_REG_SECS
] & 0x7f);
333 t
->tm_min
= bcd2bin(ds1307
->regs
[DS1307_REG_MIN
] & 0x7f);
334 tmp
= ds1307
->regs
[DS1307_REG_HOUR
] & 0x3f;
335 t
->tm_hour
= bcd2bin(tmp
);
336 t
->tm_wday
= bcd2bin(ds1307
->regs
[DS1307_REG_WDAY
] & 0x07) - 1;
337 t
->tm_mday
= bcd2bin(ds1307
->regs
[DS1307_REG_MDAY
] & 0x3f);
338 tmp
= ds1307
->regs
[DS1307_REG_MONTH
] & 0x1f;
339 t
->tm_mon
= bcd2bin(tmp
) - 1;
341 /* assume 20YY not 19YY, and ignore DS1337_BIT_CENTURY */
342 t
->tm_year
= bcd2bin(ds1307
->regs
[DS1307_REG_YEAR
]) + 100;
344 dev_dbg(dev
, "%s secs=%d, mins=%d, "
345 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
346 "read", t
->tm_sec
, t
->tm_min
,
347 t
->tm_hour
, t
->tm_mday
,
348 t
->tm_mon
, t
->tm_year
, t
->tm_wday
);
350 /* initial clock setting can be undefined */
351 return rtc_valid_tm(t
);
354 static int ds1307_set_time(struct device
*dev
, struct rtc_time
*t
)
356 struct ds1307
*ds1307
= dev_get_drvdata(dev
);
359 u8
*buf
= ds1307
->regs
;
361 dev_dbg(dev
, "%s secs=%d, mins=%d, "
362 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
363 "write", t
->tm_sec
, t
->tm_min
,
364 t
->tm_hour
, t
->tm_mday
,
365 t
->tm_mon
, t
->tm_year
, t
->tm_wday
);
367 buf
[DS1307_REG_SECS
] = bin2bcd(t
->tm_sec
);
368 buf
[DS1307_REG_MIN
] = bin2bcd(t
->tm_min
);
369 buf
[DS1307_REG_HOUR
] = bin2bcd(t
->tm_hour
);
370 buf
[DS1307_REG_WDAY
] = bin2bcd(t
->tm_wday
+ 1);
371 buf
[DS1307_REG_MDAY
] = bin2bcd(t
->tm_mday
);
372 buf
[DS1307_REG_MONTH
] = bin2bcd(t
->tm_mon
+ 1);
374 /* assume 20YY not 19YY */
375 tmp
= t
->tm_year
- 100;
376 buf
[DS1307_REG_YEAR
] = bin2bcd(tmp
);
378 switch (ds1307
->type
) {
382 buf
[DS1307_REG_MONTH
] |= DS1337_BIT_CENTURY
;
385 buf
[DS1307_REG_HOUR
] |= DS1340_BIT_CENTURY_EN
386 | DS1340_BIT_CENTURY
;
390 * these bits were cleared when preparing the date/time
391 * values and need to be set again before writing the
392 * buffer out to the device.
394 buf
[DS1307_REG_SECS
] |= MCP7941X_BIT_ST
;
395 buf
[DS1307_REG_WDAY
] |= MCP7941X_BIT_VBATEN
;
401 dev_dbg(dev
, "%s: %02x %02x %02x %02x %02x %02x %02x\n",
402 "write", buf
[0], buf
[1], buf
[2], buf
[3],
403 buf
[4], buf
[5], buf
[6]);
405 result
= ds1307
->write_block_data(ds1307
->client
,
406 ds1307
->offset
, 7, buf
);
408 dev_err(dev
, "%s error %d\n", "write", result
);
414 static int ds1337_read_alarm(struct device
*dev
, struct rtc_wkalrm
*t
)
416 struct i2c_client
*client
= to_i2c_client(dev
);
417 struct ds1307
*ds1307
= i2c_get_clientdata(client
);
420 if (!test_bit(HAS_ALARM
, &ds1307
->flags
))
423 /* read all ALARM1, ALARM2, and status registers at once */
424 ret
= ds1307
->read_block_data(client
,
425 DS1339_REG_ALARM1_SECS
, 9, ds1307
->regs
);
427 dev_err(dev
, "%s error %d\n", "alarm read", ret
);
431 dev_dbg(dev
, "%s: %02x %02x %02x %02x, %02x %02x %02x, %02x %02x\n",
433 ds1307
->regs
[0], ds1307
->regs
[1],
434 ds1307
->regs
[2], ds1307
->regs
[3],
435 ds1307
->regs
[4], ds1307
->regs
[5],
436 ds1307
->regs
[6], ds1307
->regs
[7],
440 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
441 * and that all four fields are checked matches
443 t
->time
.tm_sec
= bcd2bin(ds1307
->regs
[0] & 0x7f);
444 t
->time
.tm_min
= bcd2bin(ds1307
->regs
[1] & 0x7f);
445 t
->time
.tm_hour
= bcd2bin(ds1307
->regs
[2] & 0x3f);
446 t
->time
.tm_mday
= bcd2bin(ds1307
->regs
[3] & 0x3f);
448 t
->time
.tm_year
= -1;
449 t
->time
.tm_wday
= -1;
450 t
->time
.tm_yday
= -1;
451 t
->time
.tm_isdst
= -1;
454 t
->enabled
= !!(ds1307
->regs
[7] & DS1337_BIT_A1IE
);
455 t
->pending
= !!(ds1307
->regs
[8] & DS1337_BIT_A1I
);
457 dev_dbg(dev
, "%s secs=%d, mins=%d, "
458 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
459 "alarm read", t
->time
.tm_sec
, t
->time
.tm_min
,
460 t
->time
.tm_hour
, t
->time
.tm_mday
,
461 t
->enabled
, t
->pending
);
466 static int ds1337_set_alarm(struct device
*dev
, struct rtc_wkalrm
*t
)
468 struct i2c_client
*client
= to_i2c_client(dev
);
469 struct ds1307
*ds1307
= i2c_get_clientdata(client
);
470 unsigned char *buf
= ds1307
->regs
;
474 if (!test_bit(HAS_ALARM
, &ds1307
->flags
))
477 dev_dbg(dev
, "%s secs=%d, mins=%d, "
478 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
479 "alarm set", t
->time
.tm_sec
, t
->time
.tm_min
,
480 t
->time
.tm_hour
, t
->time
.tm_mday
,
481 t
->enabled
, t
->pending
);
483 /* read current status of both alarms and the chip */
484 ret
= ds1307
->read_block_data(client
,
485 DS1339_REG_ALARM1_SECS
, 9, buf
);
487 dev_err(dev
, "%s error %d\n", "alarm write", ret
);
490 control
= ds1307
->regs
[7];
491 status
= ds1307
->regs
[8];
493 dev_dbg(dev
, "%s: %02x %02x %02x %02x, %02x %02x %02x, %02x %02x\n",
494 "alarm set (old status)",
495 ds1307
->regs
[0], ds1307
->regs
[1],
496 ds1307
->regs
[2], ds1307
->regs
[3],
497 ds1307
->regs
[4], ds1307
->regs
[5],
498 ds1307
->regs
[6], control
, status
);
500 /* set ALARM1, using 24 hour and day-of-month modes */
501 buf
[0] = bin2bcd(t
->time
.tm_sec
);
502 buf
[1] = bin2bcd(t
->time
.tm_min
);
503 buf
[2] = bin2bcd(t
->time
.tm_hour
);
504 buf
[3] = bin2bcd(t
->time
.tm_mday
);
506 /* set ALARM2 to non-garbage */
511 /* optionally enable ALARM1 */
512 buf
[7] = control
& ~(DS1337_BIT_A1IE
| DS1337_BIT_A2IE
);
514 dev_dbg(dev
, "alarm IRQ armed\n");
515 buf
[7] |= DS1337_BIT_A1IE
; /* only ALARM1 is used */
517 buf
[8] = status
& ~(DS1337_BIT_A1I
| DS1337_BIT_A2I
);
519 ret
= ds1307
->write_block_data(client
,
520 DS1339_REG_ALARM1_SECS
, 9, buf
);
522 dev_err(dev
, "can't set alarm time\n");
529 static int ds1307_alarm_irq_enable(struct device
*dev
, unsigned int enabled
)
531 struct i2c_client
*client
= to_i2c_client(dev
);
532 struct ds1307
*ds1307
= i2c_get_clientdata(client
);
535 if (!test_bit(HAS_ALARM
, &ds1307
->flags
))
538 ret
= i2c_smbus_read_byte_data(client
, DS1337_REG_CONTROL
);
543 ret
|= DS1337_BIT_A1IE
;
545 ret
&= ~DS1337_BIT_A1IE
;
547 ret
= i2c_smbus_write_byte_data(client
, DS1337_REG_CONTROL
, ret
);
554 static const struct rtc_class_ops ds13xx_rtc_ops
= {
555 .read_time
= ds1307_get_time
,
556 .set_time
= ds1307_set_time
,
557 .read_alarm
= ds1337_read_alarm
,
558 .set_alarm
= ds1337_set_alarm
,
559 .alarm_irq_enable
= ds1307_alarm_irq_enable
,
562 /*----------------------------------------------------------------------*/
565 ds1307_nvram_read(struct file
*filp
, struct kobject
*kobj
,
566 struct bin_attribute
*attr
,
567 char *buf
, loff_t off
, size_t count
)
569 struct i2c_client
*client
;
570 struct ds1307
*ds1307
;
573 client
= kobj_to_i2c_client(kobj
);
574 ds1307
= i2c_get_clientdata(client
);
576 if (unlikely(off
>= ds1307
->nvram
->size
))
578 if ((off
+ count
) > ds1307
->nvram
->size
)
579 count
= ds1307
->nvram
->size
- off
;
580 if (unlikely(!count
))
583 result
= ds1307
->read_block_data(client
, ds1307
->nvram_offset
+ off
,
586 dev_err(&client
->dev
, "%s error %d\n", "nvram read", result
);
591 ds1307_nvram_write(struct file
*filp
, struct kobject
*kobj
,
592 struct bin_attribute
*attr
,
593 char *buf
, loff_t off
, size_t count
)
595 struct i2c_client
*client
;
596 struct ds1307
*ds1307
;
599 client
= kobj_to_i2c_client(kobj
);
600 ds1307
= i2c_get_clientdata(client
);
602 if (unlikely(off
>= ds1307
->nvram
->size
))
604 if ((off
+ count
) > ds1307
->nvram
->size
)
605 count
= ds1307
->nvram
->size
- off
;
606 if (unlikely(!count
))
609 result
= ds1307
->write_block_data(client
, ds1307
->nvram_offset
+ off
,
612 dev_err(&client
->dev
, "%s error %d\n", "nvram write", result
);
618 /*----------------------------------------------------------------------*/
620 static int __devinit
ds1307_probe(struct i2c_client
*client
,
621 const struct i2c_device_id
*id
)
623 struct ds1307
*ds1307
;
626 const struct chip_desc
*chip
= &chips
[id
->driver_data
];
627 struct i2c_adapter
*adapter
= to_i2c_adapter(client
->dev
.parent
);
628 int want_irq
= false;
630 struct ds1307_platform_data
*pdata
= client
->dev
.platform_data
;
631 static const int bbsqi_bitpos
[] = {
633 [ds_1339
] = DS1339_BIT_BBSQI
,
634 [ds_3231
] = DS3231_BIT_BBSQW
,
637 if (!i2c_check_functionality(adapter
, I2C_FUNC_SMBUS_BYTE_DATA
)
638 && !i2c_check_functionality(adapter
, I2C_FUNC_SMBUS_I2C_BLOCK
))
641 ds1307
= kzalloc(sizeof(struct ds1307
), GFP_KERNEL
);
645 i2c_set_clientdata(client
, ds1307
);
647 ds1307
->client
= client
;
648 ds1307
->type
= id
->driver_data
;
650 if (pdata
&& pdata
->trickle_charger_setup
&& chip
->trickle_charger_reg
)
651 i2c_smbus_write_byte_data(client
, chip
->trickle_charger_reg
,
652 DS13XX_TRICKLE_CHARGER_MAGIC
| pdata
->trickle_charger_setup
);
655 if (i2c_check_functionality(adapter
, I2C_FUNC_SMBUS_I2C_BLOCK
)) {
656 ds1307
->read_block_data
= i2c_smbus_read_i2c_block_data
;
657 ds1307
->write_block_data
= i2c_smbus_write_i2c_block_data
;
659 ds1307
->read_block_data
= ds1307_read_block_data
;
660 ds1307
->write_block_data
= ds1307_write_block_data
;
663 switch (ds1307
->type
) {
667 /* get registers that the "rtc" read below won't read... */
668 tmp
= ds1307
->read_block_data(ds1307
->client
,
669 DS1337_REG_CONTROL
, 2, buf
);
671 pr_debug("read error %d\n", tmp
);
676 /* oscillator off? turn it on, so clock can tick. */
677 if (ds1307
->regs
[0] & DS1337_BIT_nEOSC
)
678 ds1307
->regs
[0] &= ~DS1337_BIT_nEOSC
;
681 * Using IRQ? Disable the square wave and both alarms.
682 * For some variants, be sure alarms can trigger when we're
683 * running on Vbackup (BBSQI/BBSQW)
685 if (ds1307
->client
->irq
> 0 && chip
->alarm
) {
686 INIT_WORK(&ds1307
->work
, ds1307_work
);
688 ds1307
->regs
[0] |= DS1337_BIT_INTCN
689 | bbsqi_bitpos
[ds1307
->type
];
690 ds1307
->regs
[0] &= ~(DS1337_BIT_A2IE
| DS1337_BIT_A1IE
);
695 i2c_smbus_write_byte_data(client
, DS1337_REG_CONTROL
,
698 /* oscillator fault? clear flag, and warn */
699 if (ds1307
->regs
[1] & DS1337_BIT_OSF
) {
700 i2c_smbus_write_byte_data(client
, DS1337_REG_STATUS
,
701 ds1307
->regs
[1] & ~DS1337_BIT_OSF
);
702 dev_warn(&client
->dev
, "SET TIME!\n");
707 tmp
= i2c_smbus_read_i2c_block_data(ds1307
->client
,
708 RX8025_REG_CTRL1
<< 4 | 0x08, 2, buf
);
710 pr_debug("read error %d\n", tmp
);
715 /* oscillator off? turn it on, so clock can tick. */
716 if (!(ds1307
->regs
[1] & RX8025_BIT_XST
)) {
717 ds1307
->regs
[1] |= RX8025_BIT_XST
;
718 i2c_smbus_write_byte_data(client
,
719 RX8025_REG_CTRL2
<< 4 | 0x08,
721 dev_warn(&client
->dev
,
722 "oscillator stop detected - SET TIME!\n");
725 if (ds1307
->regs
[1] & RX8025_BIT_PON
) {
726 ds1307
->regs
[1] &= ~RX8025_BIT_PON
;
727 i2c_smbus_write_byte_data(client
,
728 RX8025_REG_CTRL2
<< 4 | 0x08,
730 dev_warn(&client
->dev
, "power-on detected\n");
733 if (ds1307
->regs
[1] & RX8025_BIT_VDET
) {
734 ds1307
->regs
[1] &= ~RX8025_BIT_VDET
;
735 i2c_smbus_write_byte_data(client
,
736 RX8025_REG_CTRL2
<< 4 | 0x08,
738 dev_warn(&client
->dev
, "voltage drop detected\n");
741 /* make sure we are running in 24hour mode */
742 if (!(ds1307
->regs
[0] & RX8025_BIT_2412
)) {
745 /* switch to 24 hour mode */
746 i2c_smbus_write_byte_data(client
,
747 RX8025_REG_CTRL1
<< 4 | 0x08,
751 tmp
= i2c_smbus_read_i2c_block_data(ds1307
->client
,
752 RX8025_REG_CTRL1
<< 4 | 0x08, 2, buf
);
754 pr_debug("read error %d\n", tmp
);
760 hour
= bcd2bin(ds1307
->regs
[DS1307_REG_HOUR
]);
763 if (ds1307
->regs
[DS1307_REG_HOUR
] & DS1307_BIT_PM
)
766 i2c_smbus_write_byte_data(client
,
767 DS1307_REG_HOUR
<< 4 | 0x08,
772 ds1307
->offset
= 1; /* Seconds starts at 1 */
779 /* read RTC registers */
780 tmp
= ds1307
->read_block_data(ds1307
->client
, ds1307
->offset
, 8, buf
);
782 pr_debug("read error %d\n", tmp
);
788 * minimal sanity checking; some chips (like DS1340) don't
789 * specify the extra bits as must-be-zero, but there are
790 * still a few values that are clearly out-of-range.
792 tmp
= ds1307
->regs
[DS1307_REG_SECS
];
793 switch (ds1307
->type
) {
796 /* clock halted? turn it on, so clock can tick. */
797 if (tmp
& DS1307_BIT_CH
) {
798 i2c_smbus_write_byte_data(client
, DS1307_REG_SECS
, 0);
799 dev_warn(&client
->dev
, "SET TIME!\n");
804 /* clock halted? turn it on, so clock can tick. */
805 if (tmp
& DS1307_BIT_CH
)
806 i2c_smbus_write_byte_data(client
, DS1307_REG_SECS
, 0);
808 /* oscillator fault? clear flag, and warn */
809 if (ds1307
->regs
[DS1307_REG_CONTROL
] & DS1338_BIT_OSF
) {
810 i2c_smbus_write_byte_data(client
, DS1307_REG_CONTROL
,
811 ds1307
->regs
[DS1307_REG_CONTROL
]
813 dev_warn(&client
->dev
, "SET TIME!\n");
818 /* clock halted? turn it on, so clock can tick. */
819 if (tmp
& DS1340_BIT_nEOSC
)
820 i2c_smbus_write_byte_data(client
, DS1307_REG_SECS
, 0);
822 tmp
= i2c_smbus_read_byte_data(client
, DS1340_REG_FLAG
);
824 pr_debug("read error %d\n", tmp
);
829 /* oscillator fault? clear flag, and warn */
830 if (tmp
& DS1340_BIT_OSF
) {
831 i2c_smbus_write_byte_data(client
, DS1340_REG_FLAG
, 0);
832 dev_warn(&client
->dev
, "SET TIME!\n");
836 /* make sure that the backup battery is enabled */
837 if (!(ds1307
->regs
[DS1307_REG_WDAY
] & MCP7941X_BIT_VBATEN
)) {
838 i2c_smbus_write_byte_data(client
, DS1307_REG_WDAY
,
839 ds1307
->regs
[DS1307_REG_WDAY
]
840 | MCP7941X_BIT_VBATEN
);
843 /* clock halted? turn it on, so clock can tick. */
844 if (!(tmp
& MCP7941X_BIT_ST
)) {
845 i2c_smbus_write_byte_data(client
, DS1307_REG_SECS
,
847 dev_warn(&client
->dev
, "SET TIME!\n");
856 tmp
= ds1307
->regs
[DS1307_REG_HOUR
];
857 switch (ds1307
->type
) {
861 * NOTE: ignores century bits; fix before deploying
862 * systems that will run through year 2100.
868 if (!(tmp
& DS1307_BIT_12HR
))
872 * Be sure we're in 24 hour mode. Multi-master systems
875 tmp
= bcd2bin(tmp
& 0x1f);
878 if (ds1307
->regs
[DS1307_REG_HOUR
] & DS1307_BIT_PM
)
880 i2c_smbus_write_byte_data(client
,
881 ds1307
->offset
+ DS1307_REG_HOUR
,
885 ds1307
->rtc
= rtc_device_register(client
->name
, &client
->dev
,
886 &ds13xx_rtc_ops
, THIS_MODULE
);
887 if (IS_ERR(ds1307
->rtc
)) {
888 err
= PTR_ERR(ds1307
->rtc
);
889 dev_err(&client
->dev
,
890 "unable to register the class device\n");
895 err
= request_irq(client
->irq
, ds1307_irq
, IRQF_SHARED
,
896 ds1307
->rtc
->name
, client
);
898 dev_err(&client
->dev
,
899 "unable to request IRQ!\n");
903 device_set_wakeup_capable(&client
->dev
, 1);
904 set_bit(HAS_ALARM
, &ds1307
->flags
);
905 dev_dbg(&client
->dev
, "got IRQ %d\n", client
->irq
);
908 if (chip
->nvram_size
) {
909 ds1307
->nvram
= kzalloc(sizeof(struct bin_attribute
),
911 if (!ds1307
->nvram
) {
915 ds1307
->nvram
->attr
.name
= "nvram";
916 ds1307
->nvram
->attr
.mode
= S_IRUGO
| S_IWUSR
;
917 sysfs_bin_attr_init(ds1307
->nvram
);
918 ds1307
->nvram
->read
= ds1307_nvram_read
,
919 ds1307
->nvram
->write
= ds1307_nvram_write
,
920 ds1307
->nvram
->size
= chip
->nvram_size
;
921 ds1307
->nvram_offset
= chip
->nvram_offset
;
922 err
= sysfs_create_bin_file(&client
->dev
.kobj
, ds1307
->nvram
);
924 kfree(ds1307
->nvram
);
927 set_bit(HAS_NVRAM
, &ds1307
->flags
);
928 dev_info(&client
->dev
, "%zu bytes nvram\n", ds1307
->nvram
->size
);
935 rtc_device_unregister(ds1307
->rtc
);
941 static int __devexit
ds1307_remove(struct i2c_client
*client
)
943 struct ds1307
*ds1307
= i2c_get_clientdata(client
);
945 if (test_and_clear_bit(HAS_ALARM
, &ds1307
->flags
)) {
946 free_irq(client
->irq
, client
);
947 cancel_work_sync(&ds1307
->work
);
950 if (test_and_clear_bit(HAS_NVRAM
, &ds1307
->flags
)) {
951 sysfs_remove_bin_file(&client
->dev
.kobj
, ds1307
->nvram
);
952 kfree(ds1307
->nvram
);
955 rtc_device_unregister(ds1307
->rtc
);
960 static struct i2c_driver ds1307_driver
= {
962 .name
= "rtc-ds1307",
963 .owner
= THIS_MODULE
,
965 .probe
= ds1307_probe
,
966 .remove
= __devexit_p(ds1307_remove
),
967 .id_table
= ds1307_id
,
970 module_i2c_driver(ds1307_driver
);
972 MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
973 MODULE_LICENSE("GPL");