3 #include "skeleton.dtsi"
4 #include <dt-bindings/clock/qcom,gcc-msm8960.h>
5 #include <dt-bindings/reset/qcom,gcc-msm8960.h>
6 #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
7 #include <dt-bindings/clock/qcom,rpmcc.h>
8 #include <dt-bindings/soc/qcom,gsbi.h>
9 #include <dt-bindings/interrupt-controller/irq.h>
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 model = "Qualcomm APQ8064";
13 compatible = "qcom,apq8064";
14 interrupt-parent = <&intc>;
21 smem_region: smem@80000000 {
22 reg = <0x80000000 0x200000>;
26 wcnss_mem: wcnss@8f000000 {
27 reg = <0x8f000000 0x700000>;
37 compatible = "qcom,krait";
38 enable-method = "qcom,kpss-acc-v1";
41 next-level-cache = <&L2>;
44 cpu-idle-states = <&CPU_SPC>;
48 compatible = "qcom,krait";
49 enable-method = "qcom,kpss-acc-v1";
52 next-level-cache = <&L2>;
55 cpu-idle-states = <&CPU_SPC>;
59 compatible = "qcom,krait";
60 enable-method = "qcom,kpss-acc-v1";
63 next-level-cache = <&L2>;
66 cpu-idle-states = <&CPU_SPC>;
70 compatible = "qcom,krait";
71 enable-method = "qcom,kpss-acc-v1";
74 next-level-cache = <&L2>;
77 cpu-idle-states = <&CPU_SPC>;
87 compatible = "qcom,idle-state-spc",
89 entry-latency-us = <400>;
90 exit-latency-us = <900>;
91 min-residency-us = <3000>;
98 polling-delay-passive = <250>;
99 polling-delay = <1000>;
101 thermal-sensors = <&gcc 7>;
102 coefficients = <1199 0>;
106 temperature = <75000>;
111 temperature = <110000>;
119 polling-delay-passive = <250>;
120 polling-delay = <1000>;
122 thermal-sensors = <&gcc 8>;
123 coefficients = <1132 0>;
127 temperature = <75000>;
132 temperature = <110000>;
140 polling-delay-passive = <250>;
141 polling-delay = <1000>;
143 thermal-sensors = <&gcc 9>;
144 coefficients = <1199 0>;
148 temperature = <75000>;
153 temperature = <110000>;
161 polling-delay-passive = <250>;
162 polling-delay = <1000>;
164 thermal-sensors = <&gcc 10>;
165 coefficients = <1132 0>;
169 temperature = <75000>;
174 temperature = <110000>;
183 compatible = "qcom,krait-pmu";
184 interrupts = <1 10 0x304>;
188 cxo_board: cxo_board {
189 compatible = "fixed-clock";
191 clock-frequency = <19200000>;
195 compatible = "fixed-clock";
197 clock-frequency = <27000000>;
200 sleep_clk: sleep_clk {
201 compatible = "fixed-clock";
203 clock-frequency = <32768>;
207 sfpb_mutex: hwmutex {
208 compatible = "qcom,sfpb-mutex";
209 syscon = <&sfpb_wrapper_mutex 0x604 0x4>;
214 compatible = "qcom,smem";
215 memory-region = <&smem_region>;
217 hwlocks = <&sfpb_mutex 3>;
221 compatible = "qcom,smd";
224 interrupts = <0 37 IRQ_TYPE_EDGE_RISING>;
226 qcom,ipc = <&l2cc 8 3>;
233 interrupts = <0 90 IRQ_TYPE_EDGE_RISING>;
235 qcom,ipc = <&l2cc 8 15>;
242 interrupts = <0 138 IRQ_TYPE_EDGE_RISING>;
244 qcom,ipc = <&sps_sic_non_secure 0x4080 0>;
251 interrupts = <0 198 IRQ_TYPE_EDGE_RISING>;
253 qcom,ipc = <&l2cc 8 25>;
261 compatible = "qcom,smsm";
263 #address-cells = <1>;
266 qcom,ipc-1 = <&l2cc 8 4>;
267 qcom,ipc-2 = <&l2cc 8 14>;
268 qcom,ipc-3 = <&l2cc 8 23>;
269 qcom,ipc-4 = <&sps_sic_non_secure 0x4094 0>;
273 #qcom,smem-state-cells = <1>;
276 modem_smsm: modem@1 {
278 interrupts = <0 38 IRQ_TYPE_EDGE_RISING>;
280 interrupt-controller;
281 #interrupt-cells = <2>;
286 interrupts = <0 89 IRQ_TYPE_EDGE_RISING>;
288 interrupt-controller;
289 #interrupt-cells = <2>;
292 wcnss_smsm: wcnss@3 {
294 interrupts = <0 204 IRQ_TYPE_EDGE_RISING>;
296 interrupt-controller;
297 #interrupt-cells = <2>;
302 interrupts = <0 137 IRQ_TYPE_EDGE_RISING>;
304 interrupt-controller;
305 #interrupt-cells = <2>;
311 compatible = "qcom,scm-apq8064";
313 clocks = <&rpmcc RPM_DAYTONA_FABRIC_CLK>;
314 clock-names = "core";
319 #address-cells = <1>;
322 compatible = "simple-bus";
324 tlmm_pinmux: pinctrl@800000 {
325 compatible = "qcom,apq8064-pinctrl";
326 reg = <0x800000 0x4000>;
330 interrupt-controller;
331 #interrupt-cells = <2>;
332 interrupts = <0 16 IRQ_TYPE_LEVEL_HIGH>;
334 pinctrl-names = "default";
335 pinctrl-0 = <&ps_hold>;
338 sfpb_wrapper_mutex: syscon@1200000 {
339 compatible = "syscon";
340 reg = <0x01200000 0x8000>;
343 intc: interrupt-controller@2000000 {
344 compatible = "qcom,msm-qgic2";
345 interrupt-controller;
346 #interrupt-cells = <3>;
347 reg = <0x02000000 0x1000>,
352 compatible = "qcom,kpss-timer",
353 "qcom,kpss-wdt-apq8064", "qcom,msm-timer";
354 interrupts = <1 1 0x301>,
357 reg = <0x0200a000 0x100>;
358 clock-frequency = <27000000>,
360 cpu-offset = <0x80000>;
363 acc0: clock-controller@2088000 {
364 compatible = "qcom,kpss-acc-v1";
365 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
368 acc1: clock-controller@2098000 {
369 compatible = "qcom,kpss-acc-v1";
370 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
373 acc2: clock-controller@20a8000 {
374 compatible = "qcom,kpss-acc-v1";
375 reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
378 acc3: clock-controller@20b8000 {
379 compatible = "qcom,kpss-acc-v1";
380 reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
383 saw0: power-controller@2089000 {
384 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
385 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
389 saw1: power-controller@2099000 {
390 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
391 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
395 saw2: power-controller@20a9000 {
396 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
397 reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
401 saw3: power-controller@20b9000 {
402 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
403 reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
407 sps_sic_non_secure: sps-sic-non-secure@12100000 {
408 compatible = "syscon";
409 reg = <0x12100000 0x10000>;
412 gsbi1: gsbi@12440000 {
414 compatible = "qcom,gsbi-v1.0.0";
416 reg = <0x12440000 0x100>;
417 clocks = <&gcc GSBI1_H_CLK>;
418 clock-names = "iface";
419 #address-cells = <1>;
423 syscon-tcsr = <&tcsr>;
425 gsbi1_serial: serial@12450000 {
426 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
427 reg = <0x12450000 0x100>,
429 interrupts = <0 193 0x0>;
430 clocks = <&gcc GSBI1_UART_CLK>, <&gcc GSBI1_H_CLK>;
431 clock-names = "core", "iface";
435 gsbi1_i2c: i2c@12460000 {
436 compatible = "qcom,i2c-qup-v1.1.1";
437 pinctrl-0 = <&i2c1_pins>;
438 pinctrl-1 = <&i2c1_pins_sleep>;
439 pinctrl-names = "default", "sleep";
440 reg = <0x12460000 0x1000>;
441 interrupts = <0 194 IRQ_TYPE_NONE>;
442 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
443 clock-names = "core", "iface";
444 #address-cells = <1>;
450 gsbi2: gsbi@12480000 {
452 compatible = "qcom,gsbi-v1.0.0";
454 reg = <0x12480000 0x100>;
455 clocks = <&gcc GSBI2_H_CLK>;
456 clock-names = "iface";
457 #address-cells = <1>;
461 syscon-tcsr = <&tcsr>;
463 gsbi2_i2c: i2c@124a0000 {
464 compatible = "qcom,i2c-qup-v1.1.1";
465 reg = <0x124a0000 0x1000>;
466 pinctrl-0 = <&i2c2_pins>;
467 pinctrl-1 = <&i2c2_pins_sleep>;
468 pinctrl-names = "default", "sleep";
469 interrupts = <0 196 IRQ_TYPE_NONE>;
470 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>;
471 clock-names = "core", "iface";
472 #address-cells = <1>;
477 gsbi3: gsbi@16200000 {
479 compatible = "qcom,gsbi-v1.0.0";
481 reg = <0x16200000 0x100>;
482 clocks = <&gcc GSBI3_H_CLK>;
483 clock-names = "iface";
484 #address-cells = <1>;
487 gsbi3_i2c: i2c@16280000 {
488 compatible = "qcom,i2c-qup-v1.1.1";
489 pinctrl-0 = <&i2c3_pins>;
490 pinctrl-1 = <&i2c3_pins_sleep>;
491 pinctrl-names = "default", "sleep";
492 reg = <0x16280000 0x1000>;
493 interrupts = <GIC_SPI 151 IRQ_TYPE_NONE>;
494 clocks = <&gcc GSBI3_QUP_CLK>,
496 clock-names = "core", "iface";
497 #address-cells = <1>;
502 gsbi4: gsbi@16300000 {
504 compatible = "qcom,gsbi-v1.0.0";
506 reg = <0x16300000 0x03>;
507 clocks = <&gcc GSBI4_H_CLK>;
508 clock-names = "iface";
509 #address-cells = <1>;
513 gsbi4_i2c: i2c@16380000 {
514 compatible = "qcom,i2c-qup-v1.1.1";
515 pinctrl-0 = <&i2c4_pins>;
516 pinctrl-1 = <&i2c4_pins_sleep>;
517 pinctrl-names = "default", "sleep";
518 reg = <0x16380000 0x1000>;
519 interrupts = <GIC_SPI 153 IRQ_TYPE_NONE>;
520 clocks = <&gcc GSBI4_QUP_CLK>,
522 clock-names = "core", "iface";
526 gsbi5: gsbi@1a200000 {
528 compatible = "qcom,gsbi-v1.0.0";
530 reg = <0x1a200000 0x03>;
531 clocks = <&gcc GSBI5_H_CLK>;
532 clock-names = "iface";
533 #address-cells = <1>;
537 gsbi5_serial: serial@1a240000 {
538 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
539 reg = <0x1a240000 0x100>,
541 interrupts = <0 154 0x0>;
542 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
543 clock-names = "core", "iface";
547 gsbi5_spi: spi@1a280000 {
548 compatible = "qcom,spi-qup-v1.1.1";
549 reg = <0x1a280000 0x1000>;
550 interrupts = <0 155 0>;
551 pinctrl-0 = <&spi5_default>;
552 pinctrl-1 = <&spi5_sleep>;
553 pinctrl-names = "default", "sleep";
554 clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>;
555 clock-names = "core", "iface";
557 #address-cells = <1>;
562 gsbi6: gsbi@16500000 {
564 compatible = "qcom,gsbi-v1.0.0";
566 reg = <0x16500000 0x03>;
567 clocks = <&gcc GSBI6_H_CLK>;
568 clock-names = "iface";
569 #address-cells = <1>;
573 gsbi6_serial: serial@16540000 {
574 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
575 reg = <0x16540000 0x100>,
577 interrupts = <0 156 0x0>;
578 clocks = <&gcc GSBI6_UART_CLK>, <&gcc GSBI6_H_CLK>;
579 clock-names = "core", "iface";
583 gsbi6_i2c: i2c@16580000 {
584 compatible = "qcom,i2c-qup-v1.1.1";
585 pinctrl-0 = <&i2c6_pins>;
586 pinctrl-1 = <&i2c6_pins_sleep>;
587 pinctrl-names = "default", "sleep";
588 reg = <0x16580000 0x1000>;
589 interrupts = <GIC_SPI 157 IRQ_TYPE_NONE>;
590 clocks = <&gcc GSBI6_QUP_CLK>,
592 clock-names = "core", "iface";
596 gsbi7: gsbi@16600000 {
598 compatible = "qcom,gsbi-v1.0.0";
600 reg = <0x16600000 0x100>;
601 clocks = <&gcc GSBI7_H_CLK>;
602 clock-names = "iface";
603 #address-cells = <1>;
606 syscon-tcsr = <&tcsr>;
608 gsbi7_serial: serial@16640000 {
609 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
610 reg = <0x16640000 0x1000>,
612 interrupts = <0 158 0x0>;
613 clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
614 clock-names = "core", "iface";
618 gsbi7_i2c: i2c@16680000 {
619 compatible = "qcom,i2c-qup-v1.1.1";
620 pinctrl-0 = <&i2c7_pins>;
621 pinctrl-1 = <&i2c7_pins_sleep>;
622 pinctrl-names = "default", "sleep";
623 reg = <0x16680000 0x1000>;
624 interrupts = <GIC_SPI 159 IRQ_TYPE_NONE>;
625 clocks = <&gcc GSBI7_QUP_CLK>,
627 clock-names = "core", "iface";
633 compatible = "qcom,prng";
634 reg = <0x1a500000 0x200>;
635 clocks = <&gcc PRNG_CLK>;
636 clock-names = "core";
640 compatible = "qcom,ssbi";
641 reg = <0x00c00000 0x1000>;
642 qcom,controller-type = "pmic-arbiter";
645 compatible = "qcom,pm8821";
646 interrupt-parent = <&tlmm_pinmux>;
647 interrupts = <76 IRQ_TYPE_LEVEL_LOW>;
648 #interrupt-cells = <2>;
649 interrupt-controller;
650 #address-cells = <1>;
653 pm8821_mpps: mpps@50 {
654 compatible = "qcom,pm8821-mpp", "qcom,ssbi-mpp";
656 interrupts = <24 IRQ_TYPE_NONE>,
667 compatible = "qcom,ssbi";
668 reg = <0x00500000 0x1000>;
669 qcom,controller-type = "pmic-arbiter";
672 compatible = "qcom,pm8921";
673 interrupt-parent = <&tlmm_pinmux>;
675 #interrupt-cells = <2>;
676 interrupt-controller;
677 #address-cells = <1>;
680 pm8921_gpio: gpio@150 {
682 compatible = "qcom,pm8921-gpio",
685 interrupts = <192 IRQ_TYPE_NONE>,
734 pm8921_mpps: mpps@50 {
735 compatible = "qcom,pm8921-mpp",
756 compatible = "qcom,pm8921-rtc";
757 interrupt-parent = <&pmicintc>;
764 compatible = "qcom,pm8921-pwrkey";
766 interrupt-parent = <&pmicintc>;
767 interrupts = <50 1>, <51 1>;
774 qfprom: qfprom@700000 {
775 compatible = "qcom,qfprom";
776 reg = <0x00700000 0x1000>;
777 #address-cells = <1>;
783 tsens_backup: backup_calib {
788 gcc: clock-controller@900000 {
789 compatible = "qcom,gcc-apq8064";
790 reg = <0x00900000 0x4000>;
791 nvmem-cells = <&tsens_calib>, <&tsens_backup>;
792 nvmem-cell-names = "calib", "calib_backup";
795 #thermal-sensor-cells = <1>;
798 lcc: clock-controller@28000000 {
799 compatible = "qcom,lcc-apq8064";
800 reg = <0x28000000 0x1000>;
805 mmcc: clock-controller@4000000 {
806 compatible = "qcom,mmcc-apq8064";
807 reg = <0x4000000 0x1000>;
812 l2cc: clock-controller@2011000 {
813 compatible = "syscon";
814 reg = <0x2011000 0x1000>;
818 compatible = "qcom,rpm-apq8064";
819 reg = <0x108000 0x1000>;
820 qcom,ipc = <&l2cc 0x8 2>;
822 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
823 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
824 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
825 interrupt-names = "ack", "err", "wakeup";
827 rpmcc: clock-controller {
828 compatible = "qcom,rpmcc-apq8064", "qcom,rpmcc";
833 compatible = "qcom,rpm-pm8921-regulators";
869 pm8921_lvs1: lvs1 {};
870 pm8921_lvs2: lvs2 {};
871 pm8921_lvs3: lvs3 {};
872 pm8921_lvs4: lvs4 {};
873 pm8921_lvs5: lvs5 {};
874 pm8921_lvs6: lvs6 {};
875 pm8921_lvs7: lvs7 {};
877 pm8921_usb_switch: usb-switch {};
879 pm8921_hdmi_switch: hdmi-switch {
888 compatible = "qcom,ci-hdrc";
889 reg = <0x12500000 0x200>,
891 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
892 clocks = <&gcc USB_HS1_XCVR_CLK>, <&gcc USB_HS1_H_CLK>;
893 clock-names = "core", "iface";
894 assigned-clocks = <&gcc USB_HS1_XCVR_CLK>;
895 assigned-clock-rates = <60000000>;
896 resets = <&gcc USB_HS1_RESET>;
897 reset-names = "core";
899 ahb-burst-config = <0>;
900 phys = <&usb_hs1_phy>;
901 phy-names = "usb-phy";
907 compatible = "qcom,usb-hs-phy-apq8064",
910 clocks = <&sleep_clk>, <&cxo_board>;
911 clock-names = "sleep", "ref";
919 compatible = "qcom,ci-hdrc";
920 reg = <0x12520000 0x200>,
922 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
923 clocks = <&gcc USB_HS3_XCVR_CLK>, <&gcc USB_HS3_H_CLK>;
924 clock-names = "core", "iface";
925 assigned-clocks = <&gcc USB_HS3_XCVR_CLK>;
926 assigned-clock-rates = <60000000>;
927 resets = <&gcc USB_HS3_RESET>;
928 reset-names = "core";
930 ahb-burst-config = <0>;
931 phys = <&usb_hs3_phy>;
932 phy-names = "usb-phy";
938 compatible = "qcom,usb-hs-phy-apq8064",
941 clocks = <&sleep_clk>, <&cxo_board>;
942 clock-names = "sleep", "ref";
950 compatible = "qcom,ci-hdrc";
951 reg = <0x12530000 0x200>,
953 interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
954 clocks = <&gcc USB_HS4_XCVR_CLK>, <&gcc USB_HS4_H_CLK>;
955 clock-names = "core", "iface";
956 assigned-clocks = <&gcc USB_HS4_XCVR_CLK>;
957 assigned-clock-rates = <60000000>;
958 resets = <&gcc USB_HS4_RESET>;
959 reset-names = "core";
961 ahb-burst-config = <0>;
962 phys = <&usb_hs4_phy>;
963 phy-names = "usb-phy";
969 compatible = "qcom,usb-hs-phy-apq8064",
972 clocks = <&sleep_clk>, <&cxo_board>;
973 clock-names = "sleep", "ref";
980 sata_phy0: phy@1b400000 {
981 compatible = "qcom,apq8064-sata-phy";
983 reg = <0x1b400000 0x200>;
984 reg-names = "phy_mem";
985 clocks = <&gcc SATA_PHY_CFG_CLK>;
990 sata0: sata@29000000 {
991 compatible = "qcom,apq8064-ahci", "generic-ahci";
993 reg = <0x29000000 0x180>;
994 interrupts = <GIC_SPI 209 IRQ_TYPE_NONE>;
996 clocks = <&gcc SFAB_SATA_S_H_CLK>,
999 <&gcc SATA_RXOOB_CLK>,
1000 <&gcc SATA_PMALIVE_CLK>;
1001 clock-names = "slave_iface",
1007 assigned-clocks = <&gcc SATA_RXOOB_CLK>,
1008 <&gcc SATA_PMALIVE_CLK>;
1009 assigned-clock-rates = <100000000>, <100000000>;
1011 phys = <&sata_phy0>;
1012 phy-names = "sata-phy";
1013 ports-implemented = <0x1>;
1016 /* Temporary fixed regulator */
1017 sdcc1bam:dma@12402000{
1018 compatible = "qcom,bam-v1.3.0";
1019 reg = <0x12402000 0x8000>;
1020 interrupts = <0 98 0>;
1021 clocks = <&gcc SDC1_H_CLK>;
1022 clock-names = "bam_clk";
1027 sdcc3bam:dma@12182000{
1028 compatible = "qcom,bam-v1.3.0";
1029 reg = <0x12182000 0x8000>;
1030 interrupts = <0 96 0>;
1031 clocks = <&gcc SDC3_H_CLK>;
1032 clock-names = "bam_clk";
1037 sdcc4bam:dma@121c2000{
1038 compatible = "qcom,bam-v1.3.0";
1039 reg = <0x121c2000 0x8000>;
1040 interrupts = <0 95 0>;
1041 clocks = <&gcc SDC4_H_CLK>;
1042 clock-names = "bam_clk";
1048 compatible = "simple-bus";
1049 #address-cells = <1>;
1052 sdcc1: sdcc@12400000 {
1053 status = "disabled";
1054 compatible = "arm,pl18x", "arm,primecell";
1055 pinctrl-names = "default";
1056 pinctrl-0 = <&sdcc1_pins>;
1057 arm,primecell-periphid = <0x00051180>;
1058 reg = <0x12400000 0x2000>;
1059 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
1060 interrupt-names = "cmd_irq";
1061 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
1062 clock-names = "mclk", "apb_pclk";
1064 max-frequency = <96000000>;
1068 dmas = <&sdcc1bam 2>, <&sdcc1bam 1>;
1069 dma-names = "tx", "rx";
1072 sdcc3: sdcc@12180000 {
1073 compatible = "arm,pl18x", "arm,primecell";
1074 arm,primecell-periphid = <0x00051180>;
1075 status = "disabled";
1076 reg = <0x12180000 0x2000>;
1077 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1078 interrupt-names = "cmd_irq";
1079 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
1080 clock-names = "mclk", "apb_pclk";
1084 max-frequency = <192000000>;
1086 dmas = <&sdcc3bam 2>, <&sdcc3bam 1>;
1087 dma-names = "tx", "rx";
1090 sdcc4: sdcc@121c0000 {
1091 compatible = "arm,pl18x", "arm,primecell";
1092 arm,primecell-periphid = <0x00051180>;
1093 status = "disabled";
1094 reg = <0x121c0000 0x2000>;
1095 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1096 interrupt-names = "cmd_irq";
1097 clocks = <&gcc SDC4_CLK>, <&gcc SDC4_H_CLK>;
1098 clock-names = "mclk", "apb_pclk";
1102 max-frequency = <48000000>;
1103 dmas = <&sdcc4bam 2>, <&sdcc4bam 1>;
1104 dma-names = "tx", "rx";
1105 pinctrl-names = "default";
1106 pinctrl-0 = <&sdc4_gpios>;
1110 tcsr: syscon@1a400000 {
1111 compatible = "qcom,tcsr-apq8064", "syscon";
1112 reg = <0x1a400000 0x100>;
1115 gpu: adreno-3xx@4300000 {
1116 compatible = "qcom,adreno-3xx";
1117 reg = <0x04300000 0x20000>;
1118 reg-names = "kgsl_3d0_reg_memory";
1119 interrupts = <GIC_SPI 80 0>;
1120 interrupt-names = "kgsl_3d0_irq";
1128 <&mmcc GFX3D_AHB_CLK>,
1129 <&mmcc GFX3D_AXI_CLK>,
1130 <&mmcc MMSS_IMEM_AHB_CLK>;
1131 qcom,chipid = <0x03020002>;
1198 qcom,gpu-pwrlevels {
1199 compatible = "qcom,gpu-pwrlevels";
1200 qcom,gpu-pwrlevel@0 {
1201 qcom,gpu-freq = <450000000>;
1203 qcom,gpu-pwrlevel@1 {
1204 qcom,gpu-freq = <27000000>;
1209 mmss_sfpb: syscon@5700000 {
1210 compatible = "syscon";
1211 reg = <0x5700000 0x70>;
1214 dsi0: mdss_dsi@4700000 {
1215 compatible = "qcom,mdss-dsi-ctrl";
1216 label = "MDSS DSI CTRL->0";
1217 #address-cells = <1>;
1219 interrupts = <GIC_SPI 82 0>;
1220 reg = <0x04700000 0x200>;
1221 reg-names = "dsi_ctrl";
1223 clocks = <&mmcc DSI_M_AHB_CLK>,
1224 <&mmcc DSI_S_AHB_CLK>,
1225 <&mmcc AMP_AHB_CLK>,
1227 <&mmcc DSI1_BYTE_CLK>,
1228 <&mmcc DSI_PIXEL_CLK>,
1229 <&mmcc DSI1_ESC_CLK>;
1230 clock-names = "iface_clk", "bus_clk", "core_mmss_clk",
1231 "src_clk", "byte_clk", "pixel_clk",
1234 assigned-clocks = <&mmcc DSI1_BYTE_SRC>,
1235 <&mmcc DSI1_ESC_SRC>,
1237 <&mmcc DSI_PIXEL_SRC>;
1238 assigned-clock-parents = <&dsi0_phy 0>,
1242 syscon-sfpb = <&mmss_sfpb>;
1245 #address-cells = <1>;
1256 dsi0_out: endpoint {
1263 dsi0_phy: dsi-phy@4700200 {
1264 compatible = "qcom,dsi-phy-28nm-8960";
1267 reg = <0x04700200 0x100>,
1270 reg-names = "dsi_pll", "dsi_phy", "dsi_phy_regulator";
1271 clock-names = "iface_clk";
1272 clocks = <&mmcc DSI_M_AHB_CLK>;
1276 mdp_port0: iommu@7500000 {
1277 compatible = "qcom,apq8064-iommu";
1283 <&mmcc SMMU_AHB_CLK>,
1284 <&mmcc MDP_AXI_CLK>;
1285 reg = <0x07500000 0x100000>;
1292 mdp_port1: iommu@7600000 {
1293 compatible = "qcom,apq8064-iommu";
1299 <&mmcc SMMU_AHB_CLK>,
1300 <&mmcc MDP_AXI_CLK>;
1301 reg = <0x07600000 0x100000>;
1308 gfx3d: iommu@7c00000 {
1309 compatible = "qcom,apq8064-iommu";
1315 <&mmcc SMMU_AHB_CLK>,
1316 <&mmcc GFX3D_AXI_CLK>;
1317 reg = <0x07c00000 0x100000>;
1324 gfx3d1: iommu@7d00000 {
1325 compatible = "qcom,apq8064-iommu";
1331 <&mmcc SMMU_AHB_CLK>,
1332 <&mmcc GFX3D_AXI_CLK>;
1333 reg = <0x07d00000 0x100000>;
1340 pcie: pci@1b500000 {
1341 compatible = "qcom,pcie-apq8064", "snps,dw-pcie";
1342 reg = <0x1b500000 0x1000
1345 0x0ff00000 0x100000>;
1346 reg-names = "dbi", "elbi", "parf", "config";
1347 device_type = "pci";
1348 linux,pci-domain = <0>;
1349 bus-range = <0x00 0xff>;
1351 #address-cells = <3>;
1353 ranges = <0x81000000 0 0 0x0fe00000 0 0x00100000 /* I/O */
1354 0x82000000 0 0 0x08000000 0 0x07e00000>; /* memory */
1355 interrupts = <GIC_SPI 238 IRQ_TYPE_NONE>;
1356 interrupt-names = "msi";
1357 #interrupt-cells = <1>;
1358 interrupt-map-mask = <0 0 0 0x7>;
1359 interrupt-map = <0 0 0 1 &intc 0 36 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1360 <0 0 0 2 &intc 0 37 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1361 <0 0 0 3 &intc 0 38 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1362 <0 0 0 4 &intc 0 39 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1363 clocks = <&gcc PCIE_A_CLK>,
1365 <&gcc PCIE_PHY_REF_CLK>;
1366 clock-names = "core", "iface", "phy";
1367 resets = <&gcc PCIE_ACLK_RESET>,
1368 <&gcc PCIE_HCLK_RESET>,
1369 <&gcc PCIE_POR_RESET>,
1370 <&gcc PCIE_PCI_RESET>,
1371 <&gcc PCIE_PHY_RESET>;
1372 reset-names = "axi", "ahb", "por", "pci", "phy";
1373 status = "disabled";
1376 hdmi: hdmi-tx@4a00000 {
1377 compatible = "qcom,hdmi-tx-8960";
1378 pinctrl-names = "default";
1379 pinctrl-0 = <&hdmi_pinctrl>;
1380 reg = <0x04a00000 0x2f0>;
1381 reg-names = "core_physical";
1382 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
1383 clocks = <&mmcc HDMI_APP_CLK>,
1384 <&mmcc HDMI_M_AHB_CLK>,
1385 <&mmcc HDMI_S_AHB_CLK>;
1386 clock-names = "core_clk",
1391 phy-names = "hdmi-phy";
1394 #address-cells = <1>;
1405 hdmi_out: endpoint {
1411 hdmi_phy: hdmi-phy@4a00400 {
1412 compatible = "qcom,hdmi-phy-8960";
1413 reg = <0x4a00400 0x60>,
1415 reg-names = "hdmi_phy",
1418 clocks = <&mmcc HDMI_S_AHB_CLK>;
1419 clock-names = "slave_iface_clk";
1423 compatible = "qcom,mdp4";
1424 reg = <0x05100000 0xf0000>;
1425 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1426 clocks = <&mmcc MDP_CLK>,
1427 <&mmcc MDP_AHB_CLK>,
1428 <&mmcc MDP_AXI_CLK>,
1429 <&mmcc MDP_LUT_CLK>,
1430 <&mmcc HDMI_TV_CLK>,
1432 clock-names = "core_clk",
1439 iommus = <&mdp_port0 0
1445 #address-cells = <1>;
1450 mdp_lvds_out: endpoint {
1456 mdp_dsi1_out: endpoint {
1462 mdp_dsi2_out: endpoint {
1468 mdp_dtv_out: endpoint {
1474 riva: riva-pil@3204000 {
1475 compatible = "qcom,riva-pil";
1477 reg = <0x03200800 0x1000>, <0x03202000 0x2000>, <0x03204000 0x100>;
1478 reg-names = "ccu", "dxe", "pmu";
1480 interrupts-extended = <&intc GIC_SPI 199 IRQ_TYPE_EDGE_RISING>,
1481 <&wcnss_smsm 6 IRQ_TYPE_EDGE_RISING>;
1482 interrupt-names = "wdog", "fatal";
1484 memory-region = <&wcnss_mem>;
1486 vddcx-supply = <&pm8921_s3>;
1487 vddmx-supply = <&pm8921_l24>;
1488 vddpx-supply = <&pm8921_s4>;
1490 status = "disabled";
1493 compatible = "qcom,wcn3660";
1495 clocks = <&cxo_board>;
1498 vddxo-supply = <&pm8921_l4>;
1499 vddrfa-supply = <&pm8921_s2>;
1500 vddpa-supply = <&pm8921_l10>;
1501 vdddig-supply = <&pm8921_lvs2>;
1505 interrupts = <GIC_SPI 198 IRQ_TYPE_EDGE_RISING>;
1507 qcom,ipc = <&l2cc 8 25>;
1508 qcom,smd-edge = <6>;
1513 compatible = "qcom,wcnss";
1514 qcom,smd-channels = "WCNSS_CTRL";
1516 qcom,mmio = <&riva>;
1519 compatible = "qcom,wcnss-bt";
1523 compatible = "qcom,wcnss-wlan";
1525 interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
1526 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
1527 interrupt-names = "tx", "rx";
1529 qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>;
1530 qcom,smem-state-names = "tx-enable", "tx-rings-empty";
1537 compatible = "coresight-etb10", "arm,primecell";
1538 reg = <0x1a01000 0x1000>;
1540 clocks = <&rpmcc RPM_QDSS_CLK>;
1541 clock-names = "apb_pclk";
1546 remote-endpoint = <&replicator_out0>;
1552 compatible = "arm,coresight-tpiu", "arm,primecell";
1553 reg = <0x1a03000 0x1000>;
1555 clocks = <&rpmcc RPM_QDSS_CLK>;
1556 clock-names = "apb_pclk";
1561 remote-endpoint = <&replicator_out1>;
1567 compatible = "arm,coresight-replicator";
1569 clocks = <&rpmcc RPM_QDSS_CLK>;
1570 clock-names = "apb_pclk";
1573 #address-cells = <1>;
1578 replicator_out0: endpoint {
1579 remote-endpoint = <&etb_in>;
1584 replicator_out1: endpoint {
1585 remote-endpoint = <&tpiu_in>;
1590 replicator_in: endpoint {
1592 remote-endpoint = <&funnel_out>;
1599 compatible = "arm,coresight-funnel", "arm,primecell";
1600 reg = <0x1a04000 0x1000>;
1602 clocks = <&rpmcc RPM_QDSS_CLK>;
1603 clock-names = "apb_pclk";
1606 #address-cells = <1>;
1610 * Not described input ports:
1611 * 2 - connected to STM component
1618 funnel_in0: endpoint {
1620 remote-endpoint = <&etm0_out>;
1625 funnel_in1: endpoint {
1627 remote-endpoint = <&etm1_out>;
1632 funnel_in4: endpoint {
1634 remote-endpoint = <&etm2_out>;
1639 funnel_in5: endpoint {
1641 remote-endpoint = <&etm3_out>;
1646 funnel_out: endpoint {
1647 remote-endpoint = <&replicator_in>;
1654 compatible = "arm,coresight-etm3x", "arm,primecell";
1655 reg = <0x1a1c000 0x1000>;
1657 clocks = <&rpmcc RPM_QDSS_CLK>;
1658 clock-names = "apb_pclk";
1663 etm0_out: endpoint {
1664 remote-endpoint = <&funnel_in0>;
1670 compatible = "arm,coresight-etm3x", "arm,primecell";
1671 reg = <0x1a1d000 0x1000>;
1673 clocks = <&rpmcc RPM_QDSS_CLK>;
1674 clock-names = "apb_pclk";
1679 etm1_out: endpoint {
1680 remote-endpoint = <&funnel_in1>;
1686 compatible = "arm,coresight-etm3x", "arm,primecell";
1687 reg = <0x1a1e000 0x1000>;
1689 clocks = <&rpmcc RPM_QDSS_CLK>;
1690 clock-names = "apb_pclk";
1695 etm2_out: endpoint {
1696 remote-endpoint = <&funnel_in4>;
1702 compatible = "arm,coresight-etm3x", "arm,primecell";
1703 reg = <0x1a1f000 0x1000>;
1705 clocks = <&rpmcc RPM_QDSS_CLK>;
1706 clock-names = "apb_pclk";
1711 etm3_out: endpoint {
1712 remote-endpoint = <&funnel_in5>;
1718 #include "qcom-apq8064-pins.dtsi"