2 * Device Tree Source for UniPhier PXs2 SoC
4 * Copyright (C) 2015-2016 Socionext Inc.
5 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
11 compatible = "socionext,uniphier-pxs2";
21 compatible = "arm,cortex-a9";
23 clocks = <&sys_clk 32>;
24 enable-method = "psci";
25 next-level-cache = <&l2>;
26 operating-points-v2 = <&cpu_opp>;
31 compatible = "arm,cortex-a9";
33 clocks = <&sys_clk 32>;
34 enable-method = "psci";
35 next-level-cache = <&l2>;
36 operating-points-v2 = <&cpu_opp>;
41 compatible = "arm,cortex-a9";
43 clocks = <&sys_clk 32>;
44 enable-method = "psci";
45 next-level-cache = <&l2>;
46 operating-points-v2 = <&cpu_opp>;
51 compatible = "arm,cortex-a9";
53 clocks = <&sys_clk 32>;
54 enable-method = "psci";
55 next-level-cache = <&l2>;
56 operating-points-v2 = <&cpu_opp>;
61 compatible = "operating-points-v2";
65 opp-hz = /bits/ 64 <100000000>;
66 clock-latency-ns = <300>;
69 opp-hz = /bits/ 64 <150000000>;
70 clock-latency-ns = <300>;
73 opp-hz = /bits/ 64 <200000000>;
74 clock-latency-ns = <300>;
77 opp-hz = /bits/ 64 <300000000>;
78 clock-latency-ns = <300>;
81 opp-hz = /bits/ 64 <400000000>;
82 clock-latency-ns = <300>;
85 opp-hz = /bits/ 64 <600000000>;
86 clock-latency-ns = <300>;
89 opp-hz = /bits/ 64 <800000000>;
90 clock-latency-ns = <300>;
93 opp-hz = /bits/ 64 <1200000000>;
94 clock-latency-ns = <300>;
99 compatible = "arm,psci-0.2";
105 compatible = "fixed-clock";
107 clock-frequency = <25000000>;
110 arm_timer_clk: arm_timer_clk {
112 compatible = "fixed-clock";
113 clock-frequency = <50000000>;
118 compatible = "simple-bus";
119 #address-cells = <1>;
122 interrupt-parent = <&intc>;
124 l2: l2-cache@500c0000 {
125 compatible = "socionext,uniphier-system-cache";
126 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>,
128 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
130 cache-size = <(1280 * 1024)>;
132 cache-line-size = <128>;
136 serial0: serial@54006800 {
137 compatible = "socionext,uniphier-uart";
139 reg = <0x54006800 0x40>;
140 interrupts = <0 33 4>;
141 pinctrl-names = "default";
142 pinctrl-0 = <&pinctrl_uart0>;
143 clocks = <&peri_clk 0>;
146 serial1: serial@54006900 {
147 compatible = "socionext,uniphier-uart";
149 reg = <0x54006900 0x40>;
150 interrupts = <0 35 4>;
151 pinctrl-names = "default";
152 pinctrl-0 = <&pinctrl_uart1>;
153 clocks = <&peri_clk 1>;
156 serial2: serial@54006a00 {
157 compatible = "socionext,uniphier-uart";
159 reg = <0x54006a00 0x40>;
160 interrupts = <0 37 4>;
161 pinctrl-names = "default";
162 pinctrl-0 = <&pinctrl_uart2>;
163 clocks = <&peri_clk 2>;
166 serial3: serial@54006b00 {
167 compatible = "socionext,uniphier-uart";
169 reg = <0x54006b00 0x40>;
170 interrupts = <0 177 4>;
171 pinctrl-names = "default";
172 pinctrl-0 = <&pinctrl_uart3>;
173 clocks = <&peri_clk 3>;
177 compatible = "socionext,uniphier-fi2c";
179 reg = <0x58780000 0x80>;
180 #address-cells = <1>;
182 interrupts = <0 41 4>;
183 pinctrl-names = "default";
184 pinctrl-0 = <&pinctrl_i2c0>;
185 clocks = <&peri_clk 4>;
186 clock-frequency = <100000>;
190 compatible = "socionext,uniphier-fi2c";
192 reg = <0x58781000 0x80>;
193 #address-cells = <1>;
195 interrupts = <0 42 4>;
196 pinctrl-names = "default";
197 pinctrl-0 = <&pinctrl_i2c1>;
198 clocks = <&peri_clk 5>;
199 clock-frequency = <100000>;
203 compatible = "socionext,uniphier-fi2c";
205 reg = <0x58782000 0x80>;
206 #address-cells = <1>;
208 interrupts = <0 43 4>;
209 pinctrl-names = "default";
210 pinctrl-0 = <&pinctrl_i2c2>;
211 clocks = <&peri_clk 6>;
212 clock-frequency = <100000>;
216 compatible = "socionext,uniphier-fi2c";
218 reg = <0x58783000 0x80>;
219 #address-cells = <1>;
221 interrupts = <0 44 4>;
222 pinctrl-names = "default";
223 pinctrl-0 = <&pinctrl_i2c3>;
224 clocks = <&peri_clk 7>;
225 clock-frequency = <100000>;
228 /* chip-internal connection for DMD */
230 compatible = "socionext,uniphier-fi2c";
231 reg = <0x58784000 0x80>;
232 #address-cells = <1>;
234 interrupts = <0 45 4>;
235 clocks = <&peri_clk 8>;
236 clock-frequency = <400000>;
239 /* chip-internal connection for STM */
241 compatible = "socionext,uniphier-fi2c";
242 reg = <0x58785000 0x80>;
243 #address-cells = <1>;
245 interrupts = <0 25 4>;
246 clocks = <&peri_clk 9>;
247 clock-frequency = <400000>;
250 /* chip-internal connection for HDMI */
252 compatible = "socionext,uniphier-fi2c";
253 reg = <0x58786000 0x80>;
254 #address-cells = <1>;
256 interrupts = <0 26 4>;
257 clocks = <&peri_clk 10>;
258 clock-frequency = <400000>;
261 system_bus: system-bus@58c00000 {
262 compatible = "socionext,uniphier-system-bus";
264 reg = <0x58c00000 0x400>;
265 #address-cells = <2>;
267 pinctrl-names = "default";
268 pinctrl-0 = <&pinctrl_system_bus>;
272 compatible = "socionext,uniphier-smpctrl";
273 reg = <0x59801000 0x400>;
277 compatible = "socionext,uniphier-pxs2-sdctrl",
278 "simple-mfd", "syscon";
279 reg = <0x59810000 0x400>;
282 compatible = "socionext,uniphier-pxs2-sd-clock";
287 compatible = "socionext,uniphier-pxs2-sd-reset";
293 compatible = "socionext,uniphier-pxs2-perictrl",
294 "simple-mfd", "syscon";
295 reg = <0x59820000 0x200>;
298 compatible = "socionext,uniphier-pxs2-peri-clock";
303 compatible = "socionext,uniphier-pxs2-peri-reset";
309 compatible = "socionext,uniphier-pxs2-soc-glue",
310 "simple-mfd", "syscon";
311 reg = <0x5f800000 0x2000>;
314 compatible = "socionext,uniphier-pxs2-pinctrl";
318 aidet: aidet@5fc20000 {
319 compatible = "socionext,uniphier-pxs2-aidet";
320 reg = <0x5fc20000 0x200>;
321 interrupt-controller;
322 #interrupt-cells = <2>;
326 compatible = "arm,cortex-a9-global-timer";
327 reg = <0x60000200 0x20>;
328 interrupts = <1 11 0xf04>;
329 clocks = <&arm_timer_clk>;
333 compatible = "arm,cortex-a9-twd-timer";
334 reg = <0x60000600 0x20>;
335 interrupts = <1 13 0xf04>;
336 clocks = <&arm_timer_clk>;
339 intc: interrupt-controller@60001000 {
340 compatible = "arm,cortex-a9-gic";
341 reg = <0x60001000 0x1000>,
343 #interrupt-cells = <3>;
344 interrupt-controller;
348 compatible = "socionext,uniphier-pxs2-sysctrl",
349 "simple-mfd", "syscon";
350 reg = <0x61840000 0x10000>;
353 compatible = "socionext,uniphier-pxs2-clock";
358 compatible = "socionext,uniphier-pxs2-reset";
363 nand: nand@68000000 {
364 compatible = "socionext,uniphier-denali-nand-v5b";
366 reg-names = "nand_data", "denali_reg";
367 reg = <0x68000000 0x20>, <0x68100000 0x1000>;
368 interrupts = <0 65 4>;
369 pinctrl-names = "default";
370 pinctrl-0 = <&pinctrl_nand2cs>;
371 clocks = <&sys_clk 2>;
376 #include "uniphier-pinctrl.dtsi"