Merge tag 'pwm/for-4.14-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/thierry...
[linux/fpc-iii.git] / drivers / clk / clk-divider.c
blob9bb472cccca6e044e46bebc0ec57f4c74641b11b
1 /*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Adjustable divider clock implementation
13 #include <linux/clk-provider.h>
14 #include <linux/module.h>
15 #include <linux/slab.h>
16 #include <linux/io.h>
17 #include <linux/err.h>
18 #include <linux/string.h>
19 #include <linux/log2.h>
22 * DOC: basic adjustable divider clock that cannot gate
24 * Traits of this clock:
25 * prepare - clk_prepare only ensures that parents are prepared
26 * enable - clk_enable only ensures that parents are enabled
27 * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
28 * parent - fixed parent. No clk_set_parent support
31 #define div_mask(width) ((1 << (width)) - 1)
33 static unsigned int _get_table_maxdiv(const struct clk_div_table *table,
34 u8 width)
36 unsigned int maxdiv = 0, mask = div_mask(width);
37 const struct clk_div_table *clkt;
39 for (clkt = table; clkt->div; clkt++)
40 if (clkt->div > maxdiv && clkt->val <= mask)
41 maxdiv = clkt->div;
42 return maxdiv;
45 static unsigned int _get_table_mindiv(const struct clk_div_table *table)
47 unsigned int mindiv = UINT_MAX;
48 const struct clk_div_table *clkt;
50 for (clkt = table; clkt->div; clkt++)
51 if (clkt->div < mindiv)
52 mindiv = clkt->div;
53 return mindiv;
56 static unsigned int _get_maxdiv(const struct clk_div_table *table, u8 width,
57 unsigned long flags)
59 if (flags & CLK_DIVIDER_ONE_BASED)
60 return div_mask(width);
61 if (flags & CLK_DIVIDER_POWER_OF_TWO)
62 return 1 << div_mask(width);
63 if (table)
64 return _get_table_maxdiv(table, width);
65 return div_mask(width) + 1;
68 static unsigned int _get_table_div(const struct clk_div_table *table,
69 unsigned int val)
71 const struct clk_div_table *clkt;
73 for (clkt = table; clkt->div; clkt++)
74 if (clkt->val == val)
75 return clkt->div;
76 return 0;
79 static unsigned int _get_div(const struct clk_div_table *table,
80 unsigned int val, unsigned long flags, u8 width)
82 if (flags & CLK_DIVIDER_ONE_BASED)
83 return val;
84 if (flags & CLK_DIVIDER_POWER_OF_TWO)
85 return 1 << val;
86 if (flags & CLK_DIVIDER_MAX_AT_ZERO)
87 return val ? val : div_mask(width) + 1;
88 if (table)
89 return _get_table_div(table, val);
90 return val + 1;
93 static unsigned int _get_table_val(const struct clk_div_table *table,
94 unsigned int div)
96 const struct clk_div_table *clkt;
98 for (clkt = table; clkt->div; clkt++)
99 if (clkt->div == div)
100 return clkt->val;
101 return 0;
104 static unsigned int _get_val(const struct clk_div_table *table,
105 unsigned int div, unsigned long flags, u8 width)
107 if (flags & CLK_DIVIDER_ONE_BASED)
108 return div;
109 if (flags & CLK_DIVIDER_POWER_OF_TWO)
110 return __ffs(div);
111 if (flags & CLK_DIVIDER_MAX_AT_ZERO)
112 return (div == div_mask(width) + 1) ? 0 : div;
113 if (table)
114 return _get_table_val(table, div);
115 return div - 1;
118 unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
119 unsigned int val,
120 const struct clk_div_table *table,
121 unsigned long flags)
123 struct clk_divider *divider = to_clk_divider(hw);
124 unsigned int div;
126 div = _get_div(table, val, flags, divider->width);
127 if (!div) {
128 WARN(!(flags & CLK_DIVIDER_ALLOW_ZERO),
129 "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
130 clk_hw_get_name(hw));
131 return parent_rate;
134 return DIV_ROUND_UP_ULL((u64)parent_rate, div);
136 EXPORT_SYMBOL_GPL(divider_recalc_rate);
138 static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
139 unsigned long parent_rate)
141 struct clk_divider *divider = to_clk_divider(hw);
142 unsigned int val;
144 val = clk_readl(divider->reg) >> divider->shift;
145 val &= div_mask(divider->width);
147 return divider_recalc_rate(hw, parent_rate, val, divider->table,
148 divider->flags);
151 static bool _is_valid_table_div(const struct clk_div_table *table,
152 unsigned int div)
154 const struct clk_div_table *clkt;
156 for (clkt = table; clkt->div; clkt++)
157 if (clkt->div == div)
158 return true;
159 return false;
162 static bool _is_valid_div(const struct clk_div_table *table, unsigned int div,
163 unsigned long flags)
165 if (flags & CLK_DIVIDER_POWER_OF_TWO)
166 return is_power_of_2(div);
167 if (table)
168 return _is_valid_table_div(table, div);
169 return true;
172 static int _round_up_table(const struct clk_div_table *table, int div)
174 const struct clk_div_table *clkt;
175 int up = INT_MAX;
177 for (clkt = table; clkt->div; clkt++) {
178 if (clkt->div == div)
179 return clkt->div;
180 else if (clkt->div < div)
181 continue;
183 if ((clkt->div - div) < (up - div))
184 up = clkt->div;
187 return up;
190 static int _round_down_table(const struct clk_div_table *table, int div)
192 const struct clk_div_table *clkt;
193 int down = _get_table_mindiv(table);
195 for (clkt = table; clkt->div; clkt++) {
196 if (clkt->div == div)
197 return clkt->div;
198 else if (clkt->div > div)
199 continue;
201 if ((div - clkt->div) < (div - down))
202 down = clkt->div;
205 return down;
208 static int _div_round_up(const struct clk_div_table *table,
209 unsigned long parent_rate, unsigned long rate,
210 unsigned long flags)
212 int div = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
214 if (flags & CLK_DIVIDER_POWER_OF_TWO)
215 div = __roundup_pow_of_two(div);
216 if (table)
217 div = _round_up_table(table, div);
219 return div;
222 static int _div_round_closest(const struct clk_div_table *table,
223 unsigned long parent_rate, unsigned long rate,
224 unsigned long flags)
226 int up, down;
227 unsigned long up_rate, down_rate;
229 up = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
230 down = parent_rate / rate;
232 if (flags & CLK_DIVIDER_POWER_OF_TWO) {
233 up = __roundup_pow_of_two(up);
234 down = __rounddown_pow_of_two(down);
235 } else if (table) {
236 up = _round_up_table(table, up);
237 down = _round_down_table(table, down);
240 up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up);
241 down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down);
243 return (rate - up_rate) <= (down_rate - rate) ? up : down;
246 static int _div_round(const struct clk_div_table *table,
247 unsigned long parent_rate, unsigned long rate,
248 unsigned long flags)
250 if (flags & CLK_DIVIDER_ROUND_CLOSEST)
251 return _div_round_closest(table, parent_rate, rate, flags);
253 return _div_round_up(table, parent_rate, rate, flags);
256 static bool _is_best_div(unsigned long rate, unsigned long now,
257 unsigned long best, unsigned long flags)
259 if (flags & CLK_DIVIDER_ROUND_CLOSEST)
260 return abs(rate - now) < abs(rate - best);
262 return now <= rate && now > best;
265 static int _next_div(const struct clk_div_table *table, int div,
266 unsigned long flags)
268 div++;
270 if (flags & CLK_DIVIDER_POWER_OF_TWO)
271 return __roundup_pow_of_two(div);
272 if (table)
273 return _round_up_table(table, div);
275 return div;
278 static int clk_divider_bestdiv(struct clk_hw *hw, struct clk_hw *parent,
279 unsigned long rate,
280 unsigned long *best_parent_rate,
281 const struct clk_div_table *table, u8 width,
282 unsigned long flags)
284 int i, bestdiv = 0;
285 unsigned long parent_rate, best = 0, now, maxdiv;
286 unsigned long parent_rate_saved = *best_parent_rate;
288 if (!rate)
289 rate = 1;
291 maxdiv = _get_maxdiv(table, width, flags);
293 if (!(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
294 parent_rate = *best_parent_rate;
295 bestdiv = _div_round(table, parent_rate, rate, flags);
296 bestdiv = bestdiv == 0 ? 1 : bestdiv;
297 bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
298 return bestdiv;
302 * The maximum divider we can use without overflowing
303 * unsigned long in rate * i below
305 maxdiv = min(ULONG_MAX / rate, maxdiv);
307 for (i = _next_div(table, 0, flags); i <= maxdiv;
308 i = _next_div(table, i, flags)) {
309 if (rate * i == parent_rate_saved) {
311 * It's the most ideal case if the requested rate can be
312 * divided from parent clock without needing to change
313 * parent rate, so return the divider immediately.
315 *best_parent_rate = parent_rate_saved;
316 return i;
318 parent_rate = clk_hw_round_rate(parent, rate * i);
319 now = DIV_ROUND_UP_ULL((u64)parent_rate, i);
320 if (_is_best_div(rate, now, best, flags)) {
321 bestdiv = i;
322 best = now;
323 *best_parent_rate = parent_rate;
327 if (!bestdiv) {
328 bestdiv = _get_maxdiv(table, width, flags);
329 *best_parent_rate = clk_hw_round_rate(parent, 1);
332 return bestdiv;
335 long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
336 unsigned long rate, unsigned long *prate,
337 const struct clk_div_table *table,
338 u8 width, unsigned long flags)
340 int div;
342 div = clk_divider_bestdiv(hw, parent, rate, prate, table, width, flags);
344 return DIV_ROUND_UP_ULL((u64)*prate, div);
346 EXPORT_SYMBOL_GPL(divider_round_rate_parent);
348 static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
349 unsigned long *prate)
351 struct clk_divider *divider = to_clk_divider(hw);
352 int bestdiv;
354 /* if read only, just return current value */
355 if (divider->flags & CLK_DIVIDER_READ_ONLY) {
356 bestdiv = clk_readl(divider->reg) >> divider->shift;
357 bestdiv &= div_mask(divider->width);
358 bestdiv = _get_div(divider->table, bestdiv, divider->flags,
359 divider->width);
360 return DIV_ROUND_UP_ULL((u64)*prate, bestdiv);
363 return divider_round_rate(hw, rate, prate, divider->table,
364 divider->width, divider->flags);
367 int divider_get_val(unsigned long rate, unsigned long parent_rate,
368 const struct clk_div_table *table, u8 width,
369 unsigned long flags)
371 unsigned int div, value;
373 div = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
375 if (!_is_valid_div(table, div, flags))
376 return -EINVAL;
378 value = _get_val(table, div, flags, width);
380 return min_t(unsigned int, value, div_mask(width));
382 EXPORT_SYMBOL_GPL(divider_get_val);
384 static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
385 unsigned long parent_rate)
387 struct clk_divider *divider = to_clk_divider(hw);
388 unsigned int value;
389 unsigned long flags = 0;
390 u32 val;
392 value = divider_get_val(rate, parent_rate, divider->table,
393 divider->width, divider->flags);
395 if (divider->lock)
396 spin_lock_irqsave(divider->lock, flags);
397 else
398 __acquire(divider->lock);
400 if (divider->flags & CLK_DIVIDER_HIWORD_MASK) {
401 val = div_mask(divider->width) << (divider->shift + 16);
402 } else {
403 val = clk_readl(divider->reg);
404 val &= ~(div_mask(divider->width) << divider->shift);
406 val |= value << divider->shift;
407 clk_writel(val, divider->reg);
409 if (divider->lock)
410 spin_unlock_irqrestore(divider->lock, flags);
411 else
412 __release(divider->lock);
414 return 0;
417 const struct clk_ops clk_divider_ops = {
418 .recalc_rate = clk_divider_recalc_rate,
419 .round_rate = clk_divider_round_rate,
420 .set_rate = clk_divider_set_rate,
422 EXPORT_SYMBOL_GPL(clk_divider_ops);
424 const struct clk_ops clk_divider_ro_ops = {
425 .recalc_rate = clk_divider_recalc_rate,
426 .round_rate = clk_divider_round_rate,
428 EXPORT_SYMBOL_GPL(clk_divider_ro_ops);
430 static struct clk_hw *_register_divider(struct device *dev, const char *name,
431 const char *parent_name, unsigned long flags,
432 void __iomem *reg, u8 shift, u8 width,
433 u8 clk_divider_flags, const struct clk_div_table *table,
434 spinlock_t *lock)
436 struct clk_divider *div;
437 struct clk_hw *hw;
438 struct clk_init_data init;
439 int ret;
441 if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) {
442 if (width + shift > 16) {
443 pr_warn("divider value exceeds LOWORD field\n");
444 return ERR_PTR(-EINVAL);
448 /* allocate the divider */
449 div = kzalloc(sizeof(*div), GFP_KERNEL);
450 if (!div)
451 return ERR_PTR(-ENOMEM);
453 init.name = name;
454 if (clk_divider_flags & CLK_DIVIDER_READ_ONLY)
455 init.ops = &clk_divider_ro_ops;
456 else
457 init.ops = &clk_divider_ops;
458 init.flags = flags | CLK_IS_BASIC;
459 init.parent_names = (parent_name ? &parent_name: NULL);
460 init.num_parents = (parent_name ? 1 : 0);
462 /* struct clk_divider assignments */
463 div->reg = reg;
464 div->shift = shift;
465 div->width = width;
466 div->flags = clk_divider_flags;
467 div->lock = lock;
468 div->hw.init = &init;
469 div->table = table;
471 /* register the clock */
472 hw = &div->hw;
473 ret = clk_hw_register(dev, hw);
474 if (ret) {
475 kfree(div);
476 hw = ERR_PTR(ret);
479 return hw;
483 * clk_register_divider - register a divider clock with the clock framework
484 * @dev: device registering this clock
485 * @name: name of this clock
486 * @parent_name: name of clock's parent
487 * @flags: framework-specific flags
488 * @reg: register address to adjust divider
489 * @shift: number of bits to shift the bitfield
490 * @width: width of the bitfield
491 * @clk_divider_flags: divider-specific flags for this clock
492 * @lock: shared register lock for this clock
494 struct clk *clk_register_divider(struct device *dev, const char *name,
495 const char *parent_name, unsigned long flags,
496 void __iomem *reg, u8 shift, u8 width,
497 u8 clk_divider_flags, spinlock_t *lock)
499 struct clk_hw *hw;
501 hw = _register_divider(dev, name, parent_name, flags, reg, shift,
502 width, clk_divider_flags, NULL, lock);
503 if (IS_ERR(hw))
504 return ERR_CAST(hw);
505 return hw->clk;
507 EXPORT_SYMBOL_GPL(clk_register_divider);
510 * clk_hw_register_divider - register a divider clock with the clock framework
511 * @dev: device registering this clock
512 * @name: name of this clock
513 * @parent_name: name of clock's parent
514 * @flags: framework-specific flags
515 * @reg: register address to adjust divider
516 * @shift: number of bits to shift the bitfield
517 * @width: width of the bitfield
518 * @clk_divider_flags: divider-specific flags for this clock
519 * @lock: shared register lock for this clock
521 struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
522 const char *parent_name, unsigned long flags,
523 void __iomem *reg, u8 shift, u8 width,
524 u8 clk_divider_flags, spinlock_t *lock)
526 return _register_divider(dev, name, parent_name, flags, reg, shift,
527 width, clk_divider_flags, NULL, lock);
529 EXPORT_SYMBOL_GPL(clk_hw_register_divider);
532 * clk_register_divider_table - register a table based divider clock with
533 * the clock framework
534 * @dev: device registering this clock
535 * @name: name of this clock
536 * @parent_name: name of clock's parent
537 * @flags: framework-specific flags
538 * @reg: register address to adjust divider
539 * @shift: number of bits to shift the bitfield
540 * @width: width of the bitfield
541 * @clk_divider_flags: divider-specific flags for this clock
542 * @table: array of divider/value pairs ending with a div set to 0
543 * @lock: shared register lock for this clock
545 struct clk *clk_register_divider_table(struct device *dev, const char *name,
546 const char *parent_name, unsigned long flags,
547 void __iomem *reg, u8 shift, u8 width,
548 u8 clk_divider_flags, const struct clk_div_table *table,
549 spinlock_t *lock)
551 struct clk_hw *hw;
553 hw = _register_divider(dev, name, parent_name, flags, reg, shift,
554 width, clk_divider_flags, table, lock);
555 if (IS_ERR(hw))
556 return ERR_CAST(hw);
557 return hw->clk;
559 EXPORT_SYMBOL_GPL(clk_register_divider_table);
562 * clk_hw_register_divider_table - register a table based divider clock with
563 * the clock framework
564 * @dev: device registering this clock
565 * @name: name of this clock
566 * @parent_name: name of clock's parent
567 * @flags: framework-specific flags
568 * @reg: register address to adjust divider
569 * @shift: number of bits to shift the bitfield
570 * @width: width of the bitfield
571 * @clk_divider_flags: divider-specific flags for this clock
572 * @table: array of divider/value pairs ending with a div set to 0
573 * @lock: shared register lock for this clock
575 struct clk_hw *clk_hw_register_divider_table(struct device *dev,
576 const char *name, const char *parent_name, unsigned long flags,
577 void __iomem *reg, u8 shift, u8 width,
578 u8 clk_divider_flags, const struct clk_div_table *table,
579 spinlock_t *lock)
581 return _register_divider(dev, name, parent_name, flags, reg, shift,
582 width, clk_divider_flags, table, lock);
584 EXPORT_SYMBOL_GPL(clk_hw_register_divider_table);
586 void clk_unregister_divider(struct clk *clk)
588 struct clk_divider *div;
589 struct clk_hw *hw;
591 hw = __clk_get_hw(clk);
592 if (!hw)
593 return;
595 div = to_clk_divider(hw);
597 clk_unregister(clk);
598 kfree(div);
600 EXPORT_SYMBOL_GPL(clk_unregister_divider);
603 * clk_hw_unregister_divider - unregister a clk divider
604 * @hw: hardware-specific clock data to unregister
606 void clk_hw_unregister_divider(struct clk_hw *hw)
608 struct clk_divider *div;
610 div = to_clk_divider(hw);
612 clk_hw_unregister(hw);
613 kfree(div);
615 EXPORT_SYMBOL_GPL(clk_hw_unregister_divider);