2 * PCI Virtual Channel support
4 * Copyright (C) 2013 Red Hat, Inc. All rights reserved.
5 * Author: Alex Williamson <alex.williamson@redhat.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/device.h>
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/pci.h>
16 #include <linux/pci_regs.h>
17 #include <linux/types.h>
20 * pci_vc_save_restore_dwords - Save or restore a series of dwords
22 * @pos: starting config space position
23 * @buf: buffer to save to or restore from
24 * @dwords: number of dwords to save/restore
25 * @save: whether to save or restore
27 static void pci_vc_save_restore_dwords(struct pci_dev
*dev
, int pos
,
28 u32
*buf
, int dwords
, bool save
)
32 for (i
= 0; i
< dwords
; i
++, buf
++) {
34 pci_read_config_dword(dev
, pos
+ (i
* 4), buf
);
36 pci_write_config_dword(dev
, pos
+ (i
* 4), *buf
);
41 * pci_vc_load_arb_table - load and wait for VC arbitration table
43 * @pos: starting position of VC capability (VC/VC9/MFVC)
45 * Set Load VC Arbitration Table bit requesting hardware to apply the VC
46 * Arbitration Table (previously loaded). When the VC Arbitration Table
47 * Status clears, hardware has latched the table into VC arbitration logic.
49 static void pci_vc_load_arb_table(struct pci_dev
*dev
, int pos
)
53 pci_read_config_word(dev
, pos
+ PCI_VC_PORT_CTRL
, &ctrl
);
54 pci_write_config_word(dev
, pos
+ PCI_VC_PORT_CTRL
,
55 ctrl
| PCI_VC_PORT_CTRL_LOAD_TABLE
);
56 if (pci_wait_for_pending(dev
, pos
+ PCI_VC_PORT_STATUS
,
57 PCI_VC_PORT_STATUS_TABLE
))
60 dev_err(&dev
->dev
, "VC arbitration table failed to load\n");
64 * pci_vc_load_port_arb_table - Load and wait for VC port arbitration table
66 * @pos: starting position of VC capability (VC/VC9/MFVC)
67 * @res: VC resource number, ie. VCn (0-7)
69 * Set Load Port Arbitration Table bit requesting hardware to apply the Port
70 * Arbitration Table (previously loaded). When the Port Arbitration Table
71 * Status clears, hardware has latched the table into port arbitration logic.
73 static void pci_vc_load_port_arb_table(struct pci_dev
*dev
, int pos
, int res
)
75 int ctrl_pos
, status_pos
;
78 ctrl_pos
= pos
+ PCI_VC_RES_CTRL
+ (res
* PCI_CAP_VC_PER_VC_SIZEOF
);
79 status_pos
= pos
+ PCI_VC_RES_STATUS
+ (res
* PCI_CAP_VC_PER_VC_SIZEOF
);
81 pci_read_config_dword(dev
, ctrl_pos
, &ctrl
);
82 pci_write_config_dword(dev
, ctrl_pos
,
83 ctrl
| PCI_VC_RES_CTRL_LOAD_TABLE
);
85 if (pci_wait_for_pending(dev
, status_pos
, PCI_VC_RES_STATUS_TABLE
))
88 dev_err(&dev
->dev
, "VC%d port arbitration table failed to load\n", res
);
92 * pci_vc_enable - Enable virtual channel
94 * @pos: starting position of VC capability (VC/VC9/MFVC)
95 * @res: VC res number, ie. VCn (0-7)
97 * A VC is enabled by setting the enable bit in matching resource control
98 * registers on both sides of a link. We therefore need to find the opposite
99 * end of the link. To keep this simple we enable from the downstream device.
100 * RC devices do not have an upstream device, nor does it seem that VC9 do
101 * (spec is unclear). Once we find the upstream device, match the VC ID to
102 * get the correct resource, disable and enable on both ends.
104 static void pci_vc_enable(struct pci_dev
*dev
, int pos
, int res
)
106 int ctrl_pos
, status_pos
, id
, pos2
, evcc
, i
, ctrl_pos2
, status_pos2
;
107 u32 ctrl
, header
, cap1
, ctrl2
;
108 struct pci_dev
*link
= NULL
;
110 /* Enable VCs from the downstream device */
111 if (!dev
->has_secondary_link
)
114 ctrl_pos
= pos
+ PCI_VC_RES_CTRL
+ (res
* PCI_CAP_VC_PER_VC_SIZEOF
);
115 status_pos
= pos
+ PCI_VC_RES_STATUS
+ (res
* PCI_CAP_VC_PER_VC_SIZEOF
);
117 pci_read_config_dword(dev
, ctrl_pos
, &ctrl
);
118 id
= ctrl
& PCI_VC_RES_CTRL_ID
;
120 pci_read_config_dword(dev
, pos
, &header
);
122 /* If there is no opposite end of the link, skip to enable */
123 if (PCI_EXT_CAP_ID(header
) == PCI_EXT_CAP_ID_VC9
||
124 pci_is_root_bus(dev
->bus
))
127 pos2
= pci_find_ext_capability(dev
->bus
->self
, PCI_EXT_CAP_ID_VC
);
131 pci_read_config_dword(dev
->bus
->self
, pos2
+ PCI_VC_PORT_CAP1
, &cap1
);
132 evcc
= cap1
& PCI_VC_CAP1_EVCC
;
134 /* VC0 is hardwired enabled, so we can start with 1 */
135 for (i
= 1; i
< evcc
+ 1; i
++) {
136 ctrl_pos2
= pos2
+ PCI_VC_RES_CTRL
+
137 (i
* PCI_CAP_VC_PER_VC_SIZEOF
);
138 status_pos2
= pos2
+ PCI_VC_RES_STATUS
+
139 (i
* PCI_CAP_VC_PER_VC_SIZEOF
);
140 pci_read_config_dword(dev
->bus
->self
, ctrl_pos2
, &ctrl2
);
141 if ((ctrl2
& PCI_VC_RES_CTRL_ID
) == id
) {
142 link
= dev
->bus
->self
;
150 /* Disable if enabled */
151 if (ctrl2
& PCI_VC_RES_CTRL_ENABLE
) {
152 ctrl2
&= ~PCI_VC_RES_CTRL_ENABLE
;
153 pci_write_config_dword(link
, ctrl_pos2
, ctrl2
);
156 /* Enable on both ends */
157 ctrl2
|= PCI_VC_RES_CTRL_ENABLE
;
158 pci_write_config_dword(link
, ctrl_pos2
, ctrl2
);
160 ctrl
|= PCI_VC_RES_CTRL_ENABLE
;
161 pci_write_config_dword(dev
, ctrl_pos
, ctrl
);
163 if (!pci_wait_for_pending(dev
, status_pos
, PCI_VC_RES_STATUS_NEGO
))
164 dev_err(&dev
->dev
, "VC%d negotiation stuck pending\n", id
);
166 if (link
&& !pci_wait_for_pending(link
, status_pos2
,
167 PCI_VC_RES_STATUS_NEGO
))
168 dev_err(&link
->dev
, "VC%d negotiation stuck pending\n", id
);
172 * pci_vc_do_save_buffer - Size, save, or restore VC state
174 * @pos: starting position of VC capability (VC/VC9/MFVC)
175 * @save_state: buffer for save/restore
176 * @name: for error message
177 * @save: if provided a buffer, this indicates what to do with it
179 * Walking Virtual Channel config space to size, save, or restore it
180 * is complicated, so we do it all from one function to reduce code and
181 * guarantee ordering matches in the buffer. When called with NULL
182 * @save_state, return the size of the necessary save buffer. When called
183 * with a non-NULL @save_state, @save determines whether we save to the
184 * buffer or restore from it.
186 static int pci_vc_do_save_buffer(struct pci_dev
*dev
, int pos
,
187 struct pci_cap_saved_state
*save_state
,
191 char evcc
, lpevcc
, parb_size
;
193 u8
*buf
= save_state
? (u8
*)save_state
->cap
.data
: NULL
;
195 /* Sanity check buffer size for save/restore */
196 if (buf
&& save_state
->cap
.size
!=
197 pci_vc_do_save_buffer(dev
, pos
, NULL
, save
)) {
199 "VC save buffer size does not match @0x%x\n", pos
);
203 pci_read_config_dword(dev
, pos
+ PCI_VC_PORT_CAP1
, &cap1
);
204 /* Extended VC Count (not counting VC0) */
205 evcc
= cap1
& PCI_VC_CAP1_EVCC
;
206 /* Low Priority Extended VC Count (not counting VC0) */
207 lpevcc
= (cap1
& PCI_VC_CAP1_LPEVCC
) >> 4;
208 /* Port Arbitration Table Entry Size (bits) */
209 parb_size
= 1 << ((cap1
& PCI_VC_CAP1_ARB_SIZE
) >> 10);
212 * Port VC Control Register contains VC Arbitration Select, which
213 * cannot be modified when more than one LPVC is in operation. We
214 * therefore save/restore it first, as only VC0 should be enabled
215 * after device reset.
219 pci_read_config_word(dev
, pos
+ PCI_VC_PORT_CTRL
,
222 pci_write_config_word(dev
, pos
+ PCI_VC_PORT_CTRL
,
229 * If we have any Low Priority VCs and a VC Arbitration Table Offset
230 * in Port VC Capability Register 2 then save/restore it next.
236 pci_read_config_dword(dev
, pos
+ PCI_VC_PORT_CAP2
, &cap2
);
237 vcarb_offset
= ((cap2
& PCI_VC_CAP2_ARB_OFF
) >> 24) * 16;
240 int size
, vcarb_phases
= 0;
242 if (cap2
& PCI_VC_CAP2_128_PHASE
)
244 else if (cap2
& PCI_VC_CAP2_64_PHASE
)
246 else if (cap2
& PCI_VC_CAP2_32_PHASE
)
249 /* Fixed 4 bits per phase per lpevcc (plus VC0) */
250 size
= ((lpevcc
+ 1) * vcarb_phases
* 4) / 8;
253 pci_vc_save_restore_dwords(dev
,
258 * On restore, we need to signal hardware to
259 * re-load the VC Arbitration Table.
262 pci_vc_load_arb_table(dev
, pos
);
271 * In addition to each VC Resource Control Register, we may have a
272 * Port Arbitration Table attached to each VC. The Port Arbitration
273 * Table Offset in each VC Resource Capability Register tells us if
274 * it exists. The entry size is global from the Port VC Capability
275 * Register1 above. The number of phases is determined per VC.
277 for (i
= 0; i
< evcc
+ 1; i
++) {
281 pci_read_config_dword(dev
, pos
+ PCI_VC_RES_CAP
+
282 (i
* PCI_CAP_VC_PER_VC_SIZEOF
), &cap
);
283 parb_offset
= ((cap
& PCI_VC_RES_CAP_ARB_OFF
) >> 24) * 16;
285 int size
, parb_phases
= 0;
287 if (cap
& PCI_VC_RES_CAP_256_PHASE
)
289 else if (cap
& (PCI_VC_RES_CAP_128_PHASE
|
290 PCI_VC_RES_CAP_128_PHASE_TB
))
292 else if (cap
& PCI_VC_RES_CAP_64_PHASE
)
294 else if (cap
& PCI_VC_RES_CAP_32_PHASE
)
297 size
= (parb_size
* parb_phases
) / 8;
300 pci_vc_save_restore_dwords(dev
,
309 /* VC Resource Control Register */
311 int ctrl_pos
= pos
+ PCI_VC_RES_CTRL
+
312 (i
* PCI_CAP_VC_PER_VC_SIZEOF
);
314 pci_read_config_dword(dev
, ctrl_pos
,
317 u32 tmp
, ctrl
= *(u32
*)buf
;
319 * For an FLR case, the VC config may remain.
320 * Preserve enable bit, restore the rest.
322 pci_read_config_dword(dev
, ctrl_pos
, &tmp
);
323 tmp
&= PCI_VC_RES_CTRL_ENABLE
;
324 tmp
|= ctrl
& ~PCI_VC_RES_CTRL_ENABLE
;
325 pci_write_config_dword(dev
, ctrl_pos
, tmp
);
326 /* Load port arbitration table if used */
327 if (ctrl
& PCI_VC_RES_CTRL_ARB_SELECT
)
328 pci_vc_load_port_arb_table(dev
, pos
, i
);
329 /* Re-enable if needed */
330 if ((ctrl
^ tmp
) & PCI_VC_RES_CTRL_ENABLE
)
331 pci_vc_enable(dev
, pos
, i
);
338 return buf
? 0 : len
;
344 } vc_caps
[] = { { PCI_EXT_CAP_ID_MFVC
, "MFVC" },
345 { PCI_EXT_CAP_ID_VC
, "VC" },
346 { PCI_EXT_CAP_ID_VC9
, "VC9" } };
349 * pci_save_vc_state - Save VC state to pre-allocate save buffer
352 * For each type of VC capability, VC/VC9/MFVC, find the capability and
353 * save it to the pre-allocated save buffer.
355 int pci_save_vc_state(struct pci_dev
*dev
)
359 for (i
= 0; i
< ARRAY_SIZE(vc_caps
); i
++) {
361 struct pci_cap_saved_state
*save_state
;
363 pos
= pci_find_ext_capability(dev
, vc_caps
[i
].id
);
367 save_state
= pci_find_saved_ext_cap(dev
, vc_caps
[i
].id
);
369 dev_err(&dev
->dev
, "%s buffer not found in %s\n",
370 vc_caps
[i
].name
, __func__
);
374 ret
= pci_vc_do_save_buffer(dev
, pos
, save_state
, true);
376 dev_err(&dev
->dev
, "%s save unsuccessful %s\n",
377 vc_caps
[i
].name
, __func__
);
386 * pci_restore_vc_state - Restore VC state from save buffer
389 * For each type of VC capability, VC/VC9/MFVC, find the capability and
390 * restore it from the previously saved buffer.
392 void pci_restore_vc_state(struct pci_dev
*dev
)
396 for (i
= 0; i
< ARRAY_SIZE(vc_caps
); i
++) {
398 struct pci_cap_saved_state
*save_state
;
400 pos
= pci_find_ext_capability(dev
, vc_caps
[i
].id
);
401 save_state
= pci_find_saved_ext_cap(dev
, vc_caps
[i
].id
);
402 if (!save_state
|| !pos
)
405 pci_vc_do_save_buffer(dev
, pos
, save_state
, false);
410 * pci_allocate_vc_save_buffers - Allocate save buffers for VC caps
413 * For each type of VC capability, VC/VC9/MFVC, find the capability, size
414 * it, and allocate a buffer for save/restore.
417 void pci_allocate_vc_save_buffers(struct pci_dev
*dev
)
421 for (i
= 0; i
< ARRAY_SIZE(vc_caps
); i
++) {
422 int len
, pos
= pci_find_ext_capability(dev
, vc_caps
[i
].id
);
427 len
= pci_vc_do_save_buffer(dev
, pos
, NULL
, false);
428 if (pci_add_ext_cap_save_buffer(dev
, vc_caps
[i
].id
, len
))
430 "unable to preallocate %s save buffer\n",