2 * file: include/asm-blackfin/mach-bf527/irq.h
3 * based on: include/asm-blackfin/mach-bf537/irq.h
4 * author: Michael Hennerich (michael.hennerich@analog.com)
8 * system mmr register map
14 * bugs: enter bugs at http://blackfin.uclinux.org/
16 * this program is free software; you can redistribute it and/or modify
17 * it under the terms of the gnu general public license as published by
18 * the free software foundation; either version 2, or (at your option)
21 * this program is distributed in the hope that it will be useful,
22 * but without any warranty; without even the implied warranty of
23 * merchantability or fitness for a particular purpose. see the
24 * gnu general public license for more details.
26 * you should have received a copy of the gnu general public license
27 * along with this program; see the file copying.
28 * if not, write to the free software foundation,
29 * 59 temple place - suite 330, boston, ma 02111-1307, usa.
36 * Interrupt source definitions
37 Event Source Core Event Name
39 Events (highest priority) EMU 0
49 Software Interrupt 1 IVG14 31
50 Software Interrupt 2 --
51 (lowest priority) IVG15 32 *
54 #define NR_PERI_INTS (2 * 32)
56 /* The ABSTRACT IRQ definitions */
57 /** the first seven of the following are fixed, the rest you change if you need to **/
58 #define IRQ_EMU 0 /* Emulation */
59 #define IRQ_RST 1 /* reset */
60 #define IRQ_NMI 2 /* Non Maskable */
61 #define IRQ_EVX 3 /* Exception */
62 #define IRQ_UNUSED 4 /* - unused interrupt */
63 #define IRQ_HWERR 5 /* Hardware Error */
64 #define IRQ_CORETMR 6 /* Core timer */
66 #define BFIN_IRQ(x) ((x) + 7)
68 #define IRQ_PLL_WAKEUP BFIN_IRQ(0) /* PLL Wakeup Interrupt */
69 #define IRQ_DMA0_ERROR BFIN_IRQ(1) /* DMA Error 0 (generic) */
70 #define IRQ_DMAR0_BLK BFIN_IRQ(2) /* DMAR0 Block Interrupt */
71 #define IRQ_DMAR1_BLK BFIN_IRQ(3) /* DMAR1 Block Interrupt */
72 #define IRQ_DMAR0_OVR BFIN_IRQ(4) /* DMAR0 Overflow Error */
73 #define IRQ_DMAR1_OVR BFIN_IRQ(5) /* DMAR1 Overflow Error */
74 #define IRQ_PPI_ERROR BFIN_IRQ(6) /* PPI Error */
75 #define IRQ_MAC_ERROR BFIN_IRQ(7) /* MAC Status */
76 #define IRQ_SPORT0_ERROR BFIN_IRQ(8) /* SPORT0 Status */
77 #define IRQ_SPORT1_ERROR BFIN_IRQ(9) /* SPORT1 Status */
78 #define IRQ_UART0_ERROR BFIN_IRQ(12) /* UART0 Status */
79 #define IRQ_UART1_ERROR BFIN_IRQ(13) /* UART1 Status */
80 #define IRQ_RTC BFIN_IRQ(14) /* RTC */
81 #define IRQ_PPI BFIN_IRQ(15) /* DMA Channel 0 (PPI/NAND) */
82 #define IRQ_SPORT0_RX BFIN_IRQ(16) /* DMA 3 Channel (SPORT0 RX) */
83 #define IRQ_SPORT0_TX BFIN_IRQ(17) /* DMA 4 Channel (SPORT0 TX) */
84 #define IRQ_SPORT1_RX BFIN_IRQ(18) /* DMA 5 Channel (SPORT1 RX) */
85 #define IRQ_SPORT1_TX BFIN_IRQ(19) /* DMA 6 Channel (SPORT1 TX) */
86 #define IRQ_TWI BFIN_IRQ(20) /* TWI */
87 #define IRQ_SPI BFIN_IRQ(21) /* DMA 7 Channel (SPI) */
88 #define IRQ_UART0_RX BFIN_IRQ(22) /* DMA8 Channel (UART0 RX) */
89 #define IRQ_UART0_TX BFIN_IRQ(23) /* DMA9 Channel (UART0 TX) */
90 #define IRQ_UART1_RX BFIN_IRQ(24) /* DMA10 Channel (UART1 RX) */
91 #define IRQ_UART1_TX BFIN_IRQ(25) /* DMA11 Channel (UART1 TX) */
92 #define IRQ_OPTSEC BFIN_IRQ(26) /* OTPSEC Interrupt */
93 #define IRQ_CNT BFIN_IRQ(27) /* GP Counter */
94 #define IRQ_MAC_RX BFIN_IRQ(28) /* DMA1 Channel (MAC RX/HDMA) */
95 #define IRQ_PORTH_INTA BFIN_IRQ(29) /* Port H Interrupt A */
96 #define IRQ_MAC_TX BFIN_IRQ(30) /* DMA2 Channel (MAC TX/NAND) */
97 #define IRQ_NFC BFIN_IRQ(30) /* DMA2 Channel (MAC TX/NAND) */
98 #define IRQ_PORTH_INTB BFIN_IRQ(31) /* Port H Interrupt B */
99 #define IRQ_TIMER0 BFIN_IRQ(32) /* Timer 0 */
100 #define IRQ_TIMER1 BFIN_IRQ(33) /* Timer 1 */
101 #define IRQ_TIMER2 BFIN_IRQ(34) /* Timer 2 */
102 #define IRQ_TIMER3 BFIN_IRQ(35) /* Timer 3 */
103 #define IRQ_TIMER4 BFIN_IRQ(36) /* Timer 4 */
104 #define IRQ_TIMER5 BFIN_IRQ(37) /* Timer 5 */
105 #define IRQ_TIMER6 BFIN_IRQ(38) /* Timer 6 */
106 #define IRQ_TIMER7 BFIN_IRQ(39) /* Timer 7 */
107 #define IRQ_PORTG_INTA BFIN_IRQ(40) /* Port G Interrupt A */
108 #define IRQ_PORTG_INTB BFIN_IRQ(41) /* Port G Interrupt B */
109 #define IRQ_MEM_DMA0 BFIN_IRQ(42) /* MDMA Stream 0 */
110 #define IRQ_MEM_DMA1 BFIN_IRQ(43) /* MDMA Stream 1 */
111 #define IRQ_WATCH BFIN_IRQ(44) /* Software Watchdog Timer */
112 #define IRQ_PORTF_INTA BFIN_IRQ(45) /* Port F Interrupt A */
113 #define IRQ_PORTF_INTB BFIN_IRQ(46) /* Port F Interrupt B */
114 #define IRQ_SPI_ERROR BFIN_IRQ(47) /* SPI Status */
115 #define IRQ_NFC_ERROR BFIN_IRQ(48) /* NAND Error */
116 #define IRQ_HDMA_ERROR BFIN_IRQ(49) /* HDMA Error */
117 #define IRQ_HDMA BFIN_IRQ(50) /* HDMA (TFI) */
118 #define IRQ_USB_EINT BFIN_IRQ(51) /* USB_EINT Interrupt */
119 #define IRQ_USB_INT0 BFIN_IRQ(52) /* USB_INT0 Interrupt */
120 #define IRQ_USB_INT1 BFIN_IRQ(53) /* USB_INT1 Interrupt */
121 #define IRQ_USB_INT2 BFIN_IRQ(54) /* USB_INT2 Interrupt */
122 #define IRQ_USB_DMA BFIN_IRQ(55) /* USB_DMAINT Interrupt */
124 #define SYS_IRQS BFIN_IRQ(63) /* 70 */
177 #define GPIO_IRQ_BASE IRQ_PF0
179 #define NR_IRQS (IRQ_PH15+1)
191 /* IAR0 BIT FIELDS */
192 #define IRQ_PLL_WAKEUP_POS 0
193 #define IRQ_DMA0_ERROR_POS 4
194 #define IRQ_DMAR0_BLK_POS 8
195 #define IRQ_DMAR1_BLK_POS 12
196 #define IRQ_DMAR0_OVR_POS 16
197 #define IRQ_DMAR1_OVR_POS 20
198 #define IRQ_PPI_ERROR_POS 24
199 #define IRQ_MAC_ERROR_POS 28
201 /* IAR1 BIT FIELDS */
202 #define IRQ_SPORT0_ERROR_POS 0
203 #define IRQ_SPORT1_ERROR_POS 4
204 #define IRQ_UART0_ERROR_POS 16
205 #define IRQ_UART1_ERROR_POS 20
206 #define IRQ_RTC_POS 24
207 #define IRQ_PPI_POS 28
209 /* IAR2 BIT FIELDS */
210 #define IRQ_SPORT0_RX_POS 0
211 #define IRQ_SPORT0_TX_POS 4
212 #define IRQ_SPORT1_RX_POS 8
213 #define IRQ_SPORT1_TX_POS 12
214 #define IRQ_TWI_POS 16
215 #define IRQ_SPI_POS 20
216 #define IRQ_UART0_RX_POS 24
217 #define IRQ_UART0_TX_POS 28
219 /* IAR3 BIT FIELDS */
220 #define IRQ_UART1_RX_POS 0
221 #define IRQ_UART1_TX_POS 4
222 #define IRQ_OPTSEC_POS 8
223 #define IRQ_CNT_POS 12
224 #define IRQ_MAC_RX_POS 16
225 #define IRQ_PORTH_INTA_POS 20
226 #define IRQ_MAC_TX_POS 24
227 #define IRQ_PORTH_INTB_POS 28
229 /* IAR4 BIT FIELDS */
230 #define IRQ_TIMER0_POS 0
231 #define IRQ_TIMER1_POS 4
232 #define IRQ_TIMER2_POS 8
233 #define IRQ_TIMER3_POS 12
234 #define IRQ_TIMER4_POS 16
235 #define IRQ_TIMER5_POS 20
236 #define IRQ_TIMER6_POS 24
237 #define IRQ_TIMER7_POS 28
239 /* IAR5 BIT FIELDS */
240 #define IRQ_PORTG_INTA_POS 0
241 #define IRQ_PORTG_INTB_POS 4
242 #define IRQ_MEM_DMA0_POS 8
243 #define IRQ_MEM_DMA1_POS 12
244 #define IRQ_WATCH_POS 16
245 #define IRQ_PORTF_INTA_POS 20
246 #define IRQ_PORTF_INTB_POS 24
247 #define IRQ_SPI_ERROR_POS 28
249 /* IAR6 BIT FIELDS */
250 #define IRQ_NFC_ERROR_POS 0
251 #define IRQ_HDMA_ERROR_POS 4
252 #define IRQ_HDMA_POS 8
253 #define IRQ_USB_EINT_POS 12
254 #define IRQ_USB_INT0_POS 16
255 #define IRQ_USB_INT1_POS 20
256 #define IRQ_USB_INT2_POS 24
257 #define IRQ_USB_DMA_POS 28
259 #endif /* _BF527_IRQ_H_ */