2 * MPC8555 CDS Device Tree Source
4 * Copyright 2006, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "MPC8555CDS", "MPC85xxCDS";
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
40 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x0 0x8000000>; // 128M at 0x0
56 compatible = "simple-bus";
57 ranges = <0x0 0xe0000000 0x100000>;
61 compatible = "fsl,ecm-law";
67 compatible = "fsl,mpc8555-ecm", "fsl,ecm";
68 reg = <0x1000 0x1000>;
70 interrupt-parent = <&mpic>;
73 memory-controller@2000 {
74 compatible = "fsl,8555-memory-controller";
75 reg = <0x2000 0x1000>;
76 interrupt-parent = <&mpic>;
80 L2: l2-cache-controller@20000 {
81 compatible = "fsl,8555-l2-cache-controller";
82 reg = <0x20000 0x1000>;
83 cache-line-size = <32>; // 32 bytes
84 cache-size = <0x40000>; // L2, 256K
85 interrupt-parent = <&mpic>;
93 compatible = "fsl-i2c";
96 interrupt-parent = <&mpic>;
101 #address-cells = <1>;
103 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
105 ranges = <0x0 0x21100 0x200>;
108 compatible = "fsl,mpc8555-dma-channel",
109 "fsl,eloplus-dma-channel";
112 interrupt-parent = <&mpic>;
116 compatible = "fsl,mpc8555-dma-channel",
117 "fsl,eloplus-dma-channel";
120 interrupt-parent = <&mpic>;
124 compatible = "fsl,mpc8555-dma-channel",
125 "fsl,eloplus-dma-channel";
128 interrupt-parent = <&mpic>;
132 compatible = "fsl,mpc8555-dma-channel",
133 "fsl,eloplus-dma-channel";
136 interrupt-parent = <&mpic>;
141 enet0: ethernet@24000 {
142 #address-cells = <1>;
145 device_type = "network";
147 compatible = "gianfar";
148 reg = <0x24000 0x1000>;
149 ranges = <0x0 0x24000 0x1000>;
150 local-mac-address = [ 00 00 00 00 00 00 ];
151 interrupts = <29 2 30 2 34 2>;
152 interrupt-parent = <&mpic>;
153 tbi-handle = <&tbi0>;
154 phy-handle = <&phy0>;
157 #address-cells = <1>;
159 compatible = "fsl,gianfar-mdio";
162 phy0: ethernet-phy@0 {
163 interrupt-parent = <&mpic>;
166 device_type = "ethernet-phy";
168 phy1: ethernet-phy@1 {
169 interrupt-parent = <&mpic>;
172 device_type = "ethernet-phy";
176 device_type = "tbi-phy";
181 enet1: ethernet@25000 {
182 #address-cells = <1>;
185 device_type = "network";
187 compatible = "gianfar";
188 reg = <0x25000 0x1000>;
189 ranges = <0x0 0x25000 0x1000>;
190 local-mac-address = [ 00 00 00 00 00 00 ];
191 interrupts = <35 2 36 2 40 2>;
192 interrupt-parent = <&mpic>;
193 tbi-handle = <&tbi1>;
194 phy-handle = <&phy1>;
197 #address-cells = <1>;
199 compatible = "fsl,gianfar-tbi";
204 device_type = "tbi-phy";
209 serial0: serial@4500 {
211 device_type = "serial";
212 compatible = "ns16550";
213 reg = <0x4500 0x100>; // reg base, size
214 clock-frequency = <0>; // should we fill in in uboot?
216 interrupt-parent = <&mpic>;
219 serial1: serial@4600 {
221 device_type = "serial";
222 compatible = "ns16550";
223 reg = <0x4600 0x100>; // reg base, size
224 clock-frequency = <0>; // should we fill in in uboot?
226 interrupt-parent = <&mpic>;
230 compatible = "fsl,sec2.0";
231 reg = <0x30000 0x10000>;
233 interrupt-parent = <&mpic>;
234 fsl,num-channels = <4>;
235 fsl,channel-fifo-len = <24>;
236 fsl,exec-units-mask = <0x7e>;
237 fsl,descriptor-types-mask = <0x01010ebf>;
241 interrupt-controller;
242 #address-cells = <0>;
243 #interrupt-cells = <2>;
244 reg = <0x40000 0x40000>;
245 compatible = "chrp,open-pic";
246 device_type = "open-pic";
250 #address-cells = <1>;
252 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
253 reg = <0x919c0 0x30>;
257 #address-cells = <1>;
259 ranges = <0x0 0x80000 0x10000>;
262 compatible = "fsl,cpm-muram-data";
263 reg = <0x0 0x2000 0x9000 0x1000>;
268 compatible = "fsl,mpc8555-brg",
271 reg = <0x919f0 0x10 0x915f0 0x10>;
275 interrupt-controller;
276 #address-cells = <0>;
277 #interrupt-cells = <2>;
279 interrupt-parent = <&mpic>;
280 reg = <0x90c00 0x80>;
281 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
287 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
291 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
292 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
293 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
294 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
297 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
298 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
299 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
300 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
302 /* IDSEL 0x12 (Slot 1) */
303 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
304 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
305 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
306 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
308 /* IDSEL 0x13 (Slot 2) */
309 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
310 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
311 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
312 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
314 /* IDSEL 0x14 (Slot 3) */
315 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
316 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
317 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
318 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
320 /* IDSEL 0x15 (Slot 4) */
321 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
322 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
323 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
324 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
326 /* Bus 1 (Tundra Bridge) */
327 /* IDSEL 0x12 (ISA bridge) */
328 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
329 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
330 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
331 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
332 interrupt-parent = <&mpic>;
335 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
336 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
337 clock-frequency = <66666666>;
338 #interrupt-cells = <1>;
340 #address-cells = <3>;
341 reg = <0xe0008000 0x1000>;
342 compatible = "fsl,mpc8540-pci";
346 interrupt-controller;
347 device_type = "interrupt-controller";
348 reg = <0x19000 0x0 0x0 0x0 0x1>;
349 #address-cells = <0>;
350 #interrupt-cells = <2>;
351 compatible = "chrp,iic";
353 interrupt-parent = <&pci0>;
358 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
362 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
363 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
364 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
365 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
366 interrupt-parent = <&mpic>;
369 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
370 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
371 clock-frequency = <66666666>;
372 #interrupt-cells = <1>;
374 #address-cells = <3>;
375 reg = <0xe0009000 0x1000>;
376 compatible = "fsl,mpc8540-pci";