2 * MPC8569E MDS Device Tree Source
4 * Copyright (C) 2009 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "MPC8569EMDS";
16 compatible = "fsl,MPC8569EMDS";
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <0x8000>; // L1, 32K
43 i-cache-size = <0x8000>; // L1, 32K
44 timebase-frequency = <0>;
46 clock-frequency = <0>;
47 next-level-cache = <&L2>;
52 device_type = "memory";
58 compatible = "fsl,mpc8569-elbc", "fsl,elbc", "simple-bus";
59 reg = <0xe0005000 0x1000>;
61 interrupt-parent = <&mpic>;
63 ranges = <0x0 0x0 0xfe000000 0x02000000
64 0x1 0x0 0xf8000000 0x00008000
65 0x2 0x0 0xf0000000 0x04000000
66 0x3 0x0 0xfc000000 0x00008000
67 0x4 0x0 0xf8008000 0x00008000
68 0x5 0x0 0xf8010000 0x00008000>;
73 compatible = "cfi-flash";
74 reg = <0x0 0x0 0x02000000>;
79 reg = <0x00000000 0x01c00000>;
83 reg = <0x01c00000 0x002e0000>;
87 reg = <0x01ee0000 0x00020000>;
91 reg = <0x01f00000 0x00080000>;
96 reg = <0x01f80000 0x00080000>;
102 compatible = "fsl,mpc8569mds-bcsr";
107 compatible = "fsl,mpc8569-fcm-nand",
113 compatible = "fsl,mpc8569mds-pib";
118 compatible = "fsl,mpc8569mds-pib";
124 #address-cells = <1>;
127 compatible = "fsl,mpc8569-immr", "simple-bus";
128 ranges = <0x0 0xe0000000 0x100000>;
132 compatible = "fsl,ecm-law";
138 compatible = "fsl,mpc8569-ecm", "fsl,ecm";
139 reg = <0x1000 0x1000>;
141 interrupt-parent = <&mpic>;
144 memory-controller@2000 {
145 compatible = "fsl,mpc8569-memory-controller";
146 reg = <0x2000 0x1000>;
147 interrupt-parent = <&mpic>;
152 #address-cells = <1>;
155 compatible = "fsl-i2c";
156 reg = <0x3000 0x100>;
158 interrupt-parent = <&mpic>;
162 compatible = "dallas,ds1374";
168 #address-cells = <1>;
171 compatible = "fsl-i2c";
172 reg = <0x3100 0x100>;
174 interrupt-parent = <&mpic>;
178 serial0: serial@4500 {
180 device_type = "serial";
181 compatible = "ns16550";
182 reg = <0x4500 0x100>;
183 clock-frequency = <0>;
185 interrupt-parent = <&mpic>;
188 serial1: serial@4600 {
190 device_type = "serial";
191 compatible = "ns16550";
192 reg = <0x4600 0x100>;
193 clock-frequency = <0>;
195 interrupt-parent = <&mpic>;
198 L2: l2-cache-controller@20000 {
199 compatible = "fsl,mpc8569-l2-cache-controller";
200 reg = <0x20000 0x1000>;
201 cache-line-size = <32>; // 32 bytes
202 cache-size = <0x80000>; // L2, 512K
203 interrupt-parent = <&mpic>;
208 #address-cells = <1>;
210 compatible = "fsl,mpc8569-dma", "fsl,eloplus-dma";
212 ranges = <0x0 0x21100 0x200>;
215 compatible = "fsl,mpc8569-dma-channel",
216 "fsl,eloplus-dma-channel";
219 interrupt-parent = <&mpic>;
223 compatible = "fsl,mpc8569-dma-channel",
224 "fsl,eloplus-dma-channel";
227 interrupt-parent = <&mpic>;
231 compatible = "fsl,mpc8569-dma-channel",
232 "fsl,eloplus-dma-channel";
235 interrupt-parent = <&mpic>;
239 compatible = "fsl,mpc8569-dma-channel",
240 "fsl,eloplus-dma-channel";
243 interrupt-parent = <&mpic>;
249 compatible = "fsl,mpc8569-esdhc", "fsl,esdhc";
250 reg = <0x2e000 0x1000>;
251 interrupts = <72 0x8>;
252 interrupt-parent = <&mpic>;
253 /* Filled in by U-Boot */
254 clock-frequency = <0>;
260 compatible = "fsl,sec3.1", "fsl,sec3.0", "fsl,sec2.4",
261 "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
262 reg = <0x30000 0x10000>;
263 interrupts = <45 2 58 2>;
264 interrupt-parent = <&mpic>;
265 fsl,num-channels = <4>;
266 fsl,channel-fifo-len = <24>;
267 fsl,exec-units-mask = <0xbfe>;
268 fsl,descriptor-types-mask = <0x3ab0ebf>;
272 interrupt-controller;
273 #address-cells = <0>;
274 #interrupt-cells = <2>;
275 reg = <0x40000 0x40000>;
276 compatible = "chrp,open-pic";
277 device_type = "open-pic";
281 compatible = "fsl,mpc8568-msi", "fsl,mpic-msi";
282 reg = <0x41600 0x80>;
283 msi-available-ranges = <0 0x100>;
293 interrupt-parent = <&mpic>;
296 global-utilities@e0000 {
297 compatible = "fsl,mpc8569-guts";
298 reg = <0xe0000 0x1000>;
303 #address-cells = <1>;
305 reg = <0xe0100 0x100>;
306 ranges = <0x0 0xe0100 0x100>;
307 device_type = "par_io";
310 qe_pio_e: gpio-controller@80 {
312 compatible = "fsl,mpc8569-qe-pario-bank",
313 "fsl,mpc8323-qe-pario-bank";
320 /* port pin dir open_drain assignment has_irq */
321 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
322 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
323 0x2 0x0b 0x2 0x0 0x1 0x0 /* CLK12*/
324 0x0 0x0 0x1 0x0 0x3 0x0 /* ENET1_TXD0_SER1_TXD0 */
325 0x0 0x1 0x1 0x0 0x3 0x0 /* ENET1_TXD1_SER1_TXD1 */
326 0x0 0x2 0x1 0x0 0x1 0x0 /* ENET1_TXD2_SER1_TXD2 */
327 0x0 0x3 0x1 0x0 0x2 0x0 /* ENET1_TXD3_SER1_TXD3 */
328 0x0 0x6 0x2 0x0 0x3 0x0 /* ENET1_RXD0_SER1_RXD0 */
329 0x0 0x7 0x2 0x0 0x1 0x0 /* ENET1_RXD1_SER1_RXD1 */
330 0x0 0x8 0x2 0x0 0x2 0x0 /* ENET1_RXD2_SER1_RXD2 */
331 0x0 0x9 0x2 0x0 0x2 0x0 /* ENET1_RXD3_SER1_RXD3 */
332 0x0 0x4 0x1 0x0 0x2 0x0 /* ENET1_TX_EN_SER1_RTS_B */
333 0x0 0xc 0x2 0x0 0x3 0x0 /* ENET1_RX_DV_SER1_CTS_B */
334 0x2 0x8 0x2 0x0 0x1 0x0 /* ENET1_GRXCLK */
335 0x2 0x14 0x1 0x0 0x2 0x0>; /* ENET1_GTXCLK */
340 /* port pin dir open_drain assignment has_irq */
341 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
342 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
343 0x2 0x10 0x2 0x0 0x3 0x0 /* CLK17 */
344 0x0 0xe 0x1 0x0 0x2 0x0 /* ENET2_TXD0_SER2_TXD0 */
345 0x0 0xf 0x1 0x0 0x2 0x0 /* ENET2_TXD1_SER2_TXD1 */
346 0x0 0x10 0x1 0x0 0x1 0x0 /* ENET2_TXD2_SER2_TXD2 */
347 0x0 0x11 0x1 0x0 0x1 0x0 /* ENET2_TXD3_SER2_TXD3 */
348 0x0 0x14 0x2 0x0 0x2 0x0 /* ENET2_RXD0_SER2_RXD0 */
349 0x0 0x15 0x2 0x0 0x1 0x0 /* ENET2_RXD1_SER2_RXD1 */
350 0x0 0x16 0x2 0x0 0x1 0x0 /* ENET2_RXD2_SER2_RXD2 */
351 0x0 0x17 0x2 0x0 0x1 0x0 /* ENET2_RXD3_SER2_RXD3 */
352 0x0 0x12 0x1 0x0 0x2 0x0 /* ENET2_TX_EN_SER2_RTS_B */
353 0x0 0x1a 0x2 0x0 0x3 0x0 /* ENET2_RX_DV_SER2_CTS_B */
354 0x2 0x3 0x2 0x0 0x1 0x0 /* ENET2_GRXCLK */
355 0x2 0x2 0x1 0x0 0x2 0x0>; /* ENET2_GTXCLK */
360 /* port pin dir open_drain assignment has_irq */
361 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
362 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
363 0x2 0x0b 0x2 0x0 0x1 0x0 /* CLK12*/
364 0x0 0x1d 0x1 0x0 0x2 0x0 /* ENET3_TXD0_SER3_TXD0 */
365 0x0 0x1e 0x1 0x0 0x3 0x0 /* ENET3_TXD1_SER3_TXD1 */
366 0x0 0x1f 0x1 0x0 0x2 0x0 /* ENET3_TXD2_SER3_TXD2 */
367 0x1 0x0 0x1 0x0 0x3 0x0 /* ENET3_TXD3_SER3_TXD3 */
368 0x1 0x3 0x2 0x0 0x3 0x0 /* ENET3_RXD0_SER3_RXD0 */
369 0x1 0x4 0x2 0x0 0x1 0x0 /* ENET3_RXD1_SER3_RXD1 */
370 0x1 0x5 0x2 0x0 0x2 0x0 /* ENET3_RXD2_SER3_RXD2 */
371 0x1 0x6 0x2 0x0 0x3 0x0 /* ENET3_RXD3_SER3_RXD3 */
372 0x1 0x1 0x1 0x0 0x1 0x0 /* ENET3_TX_EN_SER3_RTS_B */
373 0x1 0x9 0x2 0x0 0x3 0x0 /* ENET3_RX_DV_SER3_CTS_B */
374 0x2 0x9 0x2 0x0 0x2 0x0 /* ENET3_GRXCLK */
375 0x2 0x19 0x1 0x0 0x2 0x0>; /* ENET3_GTXCLK */
380 /* port pin dir open_drain assignment has_irq */
381 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
382 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
383 0x2 0x10 0x2 0x0 0x3 0x0 /* CLK17 */
384 0x1 0xc 0x1 0x0 0x2 0x0 /* ENET4_TXD0_SER4_TXD0 */
385 0x1 0xd 0x1 0x0 0x2 0x0 /* ENET4_TXD1_SER4_TXD1 */
386 0x1 0xe 0x1 0x0 0x1 0x0 /* ENET4_TXD2_SER4_TXD2 */
387 0x1 0xf 0x1 0x0 0x2 0x0 /* ENET4_TXD3_SER4_TXD3 */
388 0x1 0x12 0x2 0x0 0x2 0x0 /* ENET4_RXD0_SER4_RXD0 */
389 0x1 0x13 0x2 0x0 0x1 0x0 /* ENET4_RXD1_SER4_RXD1 */
390 0x1 0x14 0x2 0x0 0x1 0x0 /* ENET4_RXD2_SER4_RXD2 */
391 0x1 0x15 0x2 0x0 0x2 0x0 /* ENET4_RXD3_SER4_RXD3 */
392 0x1 0x10 0x1 0x0 0x2 0x0 /* ENET4_TX_EN_SER4_RTS_B */
393 0x1 0x18 0x2 0x0 0x3 0x0 /* ENET4_RX_DV_SER4_CTS_B */
394 0x2 0x11 0x2 0x0 0x2 0x0 /* ENET4_GRXCLK */
395 0x2 0x18 0x1 0x0 0x2 0x0>; /* ENET4_GTXCLK */
401 #address-cells = <1>;
404 compatible = "fsl,qe";
405 ranges = <0x0 0xe0080000 0x40000>;
406 reg = <0xe0080000 0x480>;
409 fsl,qe-num-riscs = <4>;
410 fsl,qe-num-snums = <46>;
412 qeic: interrupt-controller@80 {
413 interrupt-controller;
414 compatible = "fsl,qe-ic";
415 #address-cells = <0>;
416 #interrupt-cells = <1>;
418 interrupts = <46 2 46 2>; //high:30 low:30
419 interrupt-parent = <&mpic>;
423 #address-cells = <1>;
425 compatible = "fsl,mpc8569-qe-spi", "fsl,spi";
429 interrupt-parent = <&qeic>;
430 gpios = <&qe_pio_e 30 0>;
434 compatible = "stm,m25p40";
436 spi-max-frequency = <25000000>;
442 compatible = "fsl,spi";
445 interrupt-parent = <&qeic>;
450 device_type = "network";
451 compatible = "ucc_geth";
453 reg = <0x2000 0x200>;
455 interrupt-parent = <&qeic>;
456 local-mac-address = [ 00 00 00 00 00 00 ];
457 rx-clock-name = "none";
458 tx-clock-name = "clk12";
459 pio-handle = <&pio1>;
460 phy-handle = <&qe_phy0>;
461 phy-connection-type = "rgmii-id";
465 #address-cells = <1>;
468 compatible = "fsl,ucc-mdio";
470 qe_phy0: ethernet-phy@07 {
471 interrupt-parent = <&mpic>;
474 device_type = "ethernet-phy";
476 qe_phy1: ethernet-phy@01 {
477 interrupt-parent = <&mpic>;
480 device_type = "ethernet-phy";
482 qe_phy2: ethernet-phy@02 {
483 interrupt-parent = <&mpic>;
486 device_type = "ethernet-phy";
488 qe_phy3: ethernet-phy@03 {
489 interrupt-parent = <&mpic>;
492 device_type = "ethernet-phy";
494 qe_phy5: ethernet-phy@04 {
495 interrupt-parent = <&mpic>;
497 device_type = "ethernet-phy";
499 qe_phy7: ethernet-phy@06 {
500 interrupt-parent = <&mpic>;
502 device_type = "ethernet-phy";
506 device_type = "tbi-phy";
510 #address-cells = <1>;
513 compatible = "fsl,ucc-mdio";
517 device_type = "tbi-phy";
521 #address-cells = <1>;
524 compatible = "fsl,ucc-mdio";
527 device_type = "tbi-phy";
532 device_type = "network";
533 compatible = "ucc_geth";
535 reg = <0x2200 0x200>;
537 interrupt-parent = <&qeic>;
538 local-mac-address = [ 00 00 00 00 00 00 ];
539 rx-clock-name = "none";
540 tx-clock-name = "clk12";
541 pio-handle = <&pio3>;
542 phy-handle = <&qe_phy2>;
543 phy-connection-type = "rgmii-id";
547 device_type = "network";
548 compatible = "ucc_geth";
550 reg = <0x3000 0x200>;
552 interrupt-parent = <&qeic>;
553 local-mac-address = [ 00 00 00 00 00 00 ];
554 rx-clock-name = "none";
555 tx-clock-name = "clk17";
556 pio-handle = <&pio2>;
557 phy-handle = <&qe_phy1>;
558 phy-connection-type = "rgmii-id";
562 device_type = "network";
563 compatible = "ucc_geth";
565 reg = <0x3200 0x200>;
567 interrupt-parent = <&qeic>;
568 local-mac-address = [ 00 00 00 00 00 00 ];
569 rx-clock-name = "none";
570 tx-clock-name = "clk17";
571 pio-handle = <&pio4>;
572 phy-handle = <&qe_phy3>;
573 phy-connection-type = "rgmii-id";
577 device_type = "network";
578 compatible = "ucc_geth";
580 reg = <0x3400 0x200>;
582 interrupt-parent = <&qeic>;
583 local-mac-address = [ 00 00 00 00 00 00 ];
584 rx-clock-name = "none";
585 tx-clock-name = "none";
586 tbi-handle = <&tbi0>;
587 phy-handle = <&qe_phy5>;
588 phy-connection-type = "sgmii";
592 device_type = "network";
593 compatible = "ucc_geth";
595 reg = <0x3600 0x200>;
597 interrupt-parent = <&qeic>;
598 local-mac-address = [ 00 00 00 00 00 00 ];
599 rx-clock-name = "none";
600 tx-clock-name = "none";
601 tbi-handle = <&tbi1>;
602 phy-handle = <&qe_phy7>;
603 phy-connection-type = "sgmii";
607 #address-cells = <1>;
609 compatible = "fsl,qe-muram", "fsl,cpm-muram";
610 ranges = <0x0 0x10000 0x20000>;
613 compatible = "fsl,qe-muram-data",
614 "fsl,cpm-muram-data";
622 pci1: pcie@e000a000 {
623 compatible = "fsl,mpc8548-pcie";
625 #interrupt-cells = <1>;
627 #address-cells = <3>;
628 reg = <0xe000a000 0x1000>;
629 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
631 /* IDSEL 0x0 (PEX) */
632 00000 0x0 0x0 0x1 &mpic 0x0 0x1
633 00000 0x0 0x0 0x2 &mpic 0x1 0x1
634 00000 0x0 0x0 0x3 &mpic 0x2 0x1
635 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
637 interrupt-parent = <&mpic>;
640 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
641 0x1000000 0x0 0x00000000 0xe2800000 0x0 0x00800000>;
642 clock-frequency = <33333333>;
644 reg = <0x0 0x0 0x0 0x0 0x0>;
646 #address-cells = <3>;
648 ranges = <0x2000000 0x0 0xa0000000
649 0x2000000 0x0 0xa0000000
658 rio0: rapidio@e00c00000 {
659 #address-cells = <2>;
661 compatible = "fsl,mpc8569-rapidio", "fsl,rapidio-delta";
662 reg = <0xe00c0000 0x20000>;
663 ranges = <0x0 0x0 0xc0000000 0x0 0x20000000>;
664 interrupts = <48 2 /* error */
671 interrupt-parent = <&mpic>;