2 * arch/sh/drivers/pci/fixups-rts7751r2d.c
4 * RTS7751R2D / LBOXRE2 PCI fixups
6 * Copyright (C) 2003 Lineo uSolutions, Inc.
7 * Copyright (C) 2004 Paul Mundt
8 * Copyright (C) 2007 Nobuhiro Iwamatsu
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
14 #include <linux/pci.h>
15 #include <mach/lboxre2.h>
18 #include <asm/machtypes.h>
20 #define PCIMCR_MRSET_OFF 0xBFFFFFFF
21 #define PCIMCR_RFSH_OFF 0xFFFFFFFB
23 static u8 rts7751r2d_irq_tab
[] __initdata
= {
30 static char lboxre2_irq_tab
[] __initdata
= {
31 IRQ_ETH0
, IRQ_ETH1
, IRQ_INTA
, IRQ_INTD
,
34 int __init
pcibios_map_platform_irq(struct pci_dev
*pdev
, u8 slot
, u8 pin
)
36 if (mach_is_lboxre2())
37 return lboxre2_irq_tab
[slot
];
39 return rts7751r2d_irq_tab
[slot
];
42 int pci_fixup_pcic(struct pci_channel
*chan
)
44 unsigned long bcr1
, mcr
;
46 bcr1
= ctrl_inl(SH7751_BCR1
);
47 bcr1
|= 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
48 pci_write_reg(chan
, bcr1
, SH4_PCIBCR1
);
50 /* Enable all interrupts, so we known what to fix */
51 pci_write_reg(chan
, 0x0000c3ff, SH4_PCIINTM
);
52 pci_write_reg(chan
, 0x0000380f, SH4_PCIAINTM
);
54 pci_write_reg(chan
, 0xfb900047, SH7751_PCICONF1
);
55 pci_write_reg(chan
, 0xab000001, SH7751_PCICONF4
);
57 mcr
= ctrl_inl(SH7751_MCR
);
58 mcr
= (mcr
& PCIMCR_MRSET_OFF
) & PCIMCR_RFSH_OFF
;
59 pci_write_reg(chan
, mcr
, SH4_PCIMCR
);
61 pci_write_reg(chan
, 0x0c000000, SH7751_PCICONF5
);
62 pci_write_reg(chan
, 0xd0000000, SH7751_PCICONF6
);
63 pci_write_reg(chan
, 0x0c000000, SH4_PCILAR0
);
64 pci_write_reg(chan
, 0x00000000, SH4_PCILAR1
);