1 #ifndef _ASM_X86_DESC_H
2 #define _ASM_X86_DESC_H
4 #include <asm/desc_defs.h>
9 static inline void fill_ldt(struct desc_struct
*desc
,
10 const struct user_desc
*info
)
12 desc
->limit0
= info
->limit
& 0x0ffff;
13 desc
->base0
= info
->base_addr
& 0x0000ffff;
15 desc
->base1
= (info
->base_addr
& 0x00ff0000) >> 16;
16 desc
->type
= (info
->read_exec_only
^ 1) << 1;
17 desc
->type
|= info
->contents
<< 2;
20 desc
->p
= info
->seg_not_present
^ 1;
21 desc
->limit
= (info
->limit
& 0xf0000) >> 16;
22 desc
->avl
= info
->useable
;
23 desc
->d
= info
->seg_32bit
;
24 desc
->g
= info
->limit_in_pages
;
25 desc
->base2
= (info
->base_addr
& 0xff000000) >> 24;
27 * Don't allow setting of the lm bit. It is useless anyway
28 * because 64bit system calls require __USER_CS:
33 extern struct desc_ptr idt_descr
;
34 extern gate_desc idt_table
[];
37 struct desc_struct gdt
[GDT_ENTRIES
];
38 } __attribute__((aligned(PAGE_SIZE
)));
39 DECLARE_PER_CPU_PAGE_ALIGNED(struct gdt_page
, gdt_page
);
41 static inline struct desc_struct
*get_cpu_gdt_table(unsigned int cpu
)
43 return per_cpu(gdt_page
, cpu
).gdt
;
48 static inline void pack_gate(gate_desc
*gate
, unsigned type
, unsigned long func
,
49 unsigned dpl
, unsigned ist
, unsigned seg
)
51 gate
->offset_low
= PTR_LOW(func
);
52 gate
->segment
= __KERNEL_CS
;
59 gate
->offset_middle
= PTR_MIDDLE(func
);
60 gate
->offset_high
= PTR_HIGH(func
);
64 static inline void pack_gate(gate_desc
*gate
, unsigned char type
,
65 unsigned long base
, unsigned dpl
, unsigned flags
,
68 gate
->a
= (seg
<< 16) | (base
& 0xffff);
69 gate
->b
= (base
& 0xffff0000) |
70 (((0x80 | type
| (dpl
<< 5)) & 0xff) << 8);
75 static inline int desc_empty(const void *ptr
)
77 const u32
*desc
= ptr
;
78 return !(desc
[0] | desc
[1]);
81 #ifdef CONFIG_PARAVIRT
82 #include <asm/paravirt.h>
84 #define load_TR_desc() native_load_tr_desc()
85 #define load_gdt(dtr) native_load_gdt(dtr)
86 #define load_idt(dtr) native_load_idt(dtr)
87 #define load_tr(tr) asm volatile("ltr %0"::"m" (tr))
88 #define load_ldt(ldt) asm volatile("lldt %0"::"m" (ldt))
90 #define store_gdt(dtr) native_store_gdt(dtr)
91 #define store_idt(dtr) native_store_idt(dtr)
92 #define store_tr(tr) (tr = native_store_tr())
94 #define load_TLS(t, cpu) native_load_tls(t, cpu)
95 #define set_ldt native_set_ldt
97 #define write_ldt_entry(dt, entry, desc) \
98 native_write_ldt_entry(dt, entry, desc)
99 #define write_gdt_entry(dt, entry, desc, type) \
100 native_write_gdt_entry(dt, entry, desc, type)
101 #define write_idt_entry(dt, entry, g) \
102 native_write_idt_entry(dt, entry, g)
104 static inline void paravirt_alloc_ldt(struct desc_struct
*ldt
, unsigned entries
)
108 static inline void paravirt_free_ldt(struct desc_struct
*ldt
, unsigned entries
)
111 #endif /* CONFIG_PARAVIRT */
113 #define store_ldt(ldt) asm("sldt %0" : "=m"(ldt))
115 static inline void native_write_idt_entry(gate_desc
*idt
, int entry
,
116 const gate_desc
*gate
)
118 memcpy(&idt
[entry
], gate
, sizeof(*gate
));
121 static inline void native_write_ldt_entry(struct desc_struct
*ldt
, int entry
,
124 memcpy(&ldt
[entry
], desc
, 8);
127 static inline void native_write_gdt_entry(struct desc_struct
*gdt
, int entry
,
128 const void *desc
, int type
)
133 size
= sizeof(tss_desc
);
136 size
= sizeof(ldt_desc
);
139 size
= sizeof(struct desc_struct
);
142 memcpy(&gdt
[entry
], desc
, size
);
145 static inline void pack_descriptor(struct desc_struct
*desc
, unsigned long base
,
146 unsigned long limit
, unsigned char type
,
149 desc
->a
= ((base
& 0xffff) << 16) | (limit
& 0xffff);
150 desc
->b
= (base
& 0xff000000) | ((base
& 0xff0000) >> 16) |
151 (limit
& 0x000f0000) | ((type
& 0xff) << 8) |
152 ((flags
& 0xf) << 20);
157 static inline void set_tssldt_descriptor(void *d
, unsigned long addr
,
158 unsigned type
, unsigned size
)
161 struct ldttss_desc64
*desc
= d
;
162 memset(desc
, 0, sizeof(*desc
));
163 desc
->limit0
= size
& 0xFFFF;
164 desc
->base0
= PTR_LOW(addr
);
165 desc
->base1
= PTR_MIDDLE(addr
) & 0xFF;
168 desc
->limit1
= (size
>> 16) & 0xF;
169 desc
->base2
= (PTR_MIDDLE(addr
) >> 8) & 0xFF;
170 desc
->base3
= PTR_HIGH(addr
);
172 pack_descriptor((struct desc_struct
*)d
, addr
, size
, 0x80 | type
, 0);
176 static inline void __set_tss_desc(unsigned cpu
, unsigned int entry
, void *addr
)
178 struct desc_struct
*d
= get_cpu_gdt_table(cpu
);
182 * sizeof(unsigned long) coming from an extra "long" at the end
183 * of the iobitmap. See tss_struct definition in processor.h
185 * -1? seg base+limit should be pointing to the address of the
188 set_tssldt_descriptor(&tss
, (unsigned long)addr
, DESC_TSS
,
189 IO_BITMAP_OFFSET
+ IO_BITMAP_BYTES
+
190 sizeof(unsigned long) - 1);
191 write_gdt_entry(d
, entry
, &tss
, DESC_TSS
);
194 #define set_tss_desc(cpu, addr) __set_tss_desc(cpu, GDT_ENTRY_TSS, addr)
196 static inline void native_set_ldt(const void *addr
, unsigned int entries
)
198 if (likely(entries
== 0))
199 asm volatile("lldt %w0"::"q" (0));
201 unsigned cpu
= smp_processor_id();
204 set_tssldt_descriptor(&ldt
, (unsigned long)addr
, DESC_LDT
,
205 entries
* LDT_ENTRY_SIZE
- 1);
206 write_gdt_entry(get_cpu_gdt_table(cpu
), GDT_ENTRY_LDT
,
208 asm volatile("lldt %w0"::"q" (GDT_ENTRY_LDT
*8));
212 static inline void native_load_tr_desc(void)
214 asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS
*8));
217 static inline void native_load_gdt(const struct desc_ptr
*dtr
)
219 asm volatile("lgdt %0"::"m" (*dtr
));
222 static inline void native_load_idt(const struct desc_ptr
*dtr
)
224 asm volatile("lidt %0"::"m" (*dtr
));
227 static inline void native_store_gdt(struct desc_ptr
*dtr
)
229 asm volatile("sgdt %0":"=m" (*dtr
));
232 static inline void native_store_idt(struct desc_ptr
*dtr
)
234 asm volatile("sidt %0":"=m" (*dtr
));
237 static inline unsigned long native_store_tr(void)
240 asm volatile("str %0":"=r" (tr
));
244 static inline void native_load_tls(struct thread_struct
*t
, unsigned int cpu
)
247 struct desc_struct
*gdt
= get_cpu_gdt_table(cpu
);
249 for (i
= 0; i
< GDT_ENTRY_TLS_ENTRIES
; i
++)
250 gdt
[GDT_ENTRY_TLS_MIN
+ i
] = t
->tls_array
[i
];
253 #define _LDT_empty(info) \
254 ((info)->base_addr == 0 && \
255 (info)->limit == 0 && \
256 (info)->contents == 0 && \
257 (info)->read_exec_only == 1 && \
258 (info)->seg_32bit == 0 && \
259 (info)->limit_in_pages == 0 && \
260 (info)->seg_not_present == 1 && \
261 (info)->useable == 0)
264 #define LDT_empty(info) (_LDT_empty(info) && ((info)->lm == 0))
266 #define LDT_empty(info) (_LDT_empty(info))
269 static inline void clear_LDT(void)
275 * load one particular LDT into the current CPU
277 static inline void load_LDT_nolock(mm_context_t
*pc
)
279 set_ldt(pc
->ldt
, pc
->size
);
282 static inline void load_LDT(mm_context_t
*pc
)
289 static inline unsigned long get_desc_base(const struct desc_struct
*desc
)
291 return desc
->base0
| ((desc
->base1
) << 16) | ((desc
->base2
) << 24);
294 static inline unsigned long get_desc_limit(const struct desc_struct
*desc
)
296 return desc
->limit0
| (desc
->limit
<< 16);
299 static inline void _set_gate(int gate
, unsigned type
, void *addr
,
300 unsigned dpl
, unsigned ist
, unsigned seg
)
303 pack_gate(&s
, type
, (unsigned long)addr
, dpl
, ist
, seg
);
305 * does not need to be atomic because it is only done once at
308 write_idt_entry(idt_table
, gate
, &s
);
312 * This needs to use 'idt_table' rather than 'idt', and
313 * thus use the _nonmapped_ version of the IDT, as the
314 * Pentium F0 0F bugfix can have resulted in the mapped
315 * IDT being write-protected.
317 static inline void set_intr_gate(unsigned int n
, void *addr
)
319 BUG_ON((unsigned)n
> 0xFF);
320 _set_gate(n
, GATE_INTERRUPT
, addr
, 0, 0, __KERNEL_CS
);
323 extern int first_system_vector
;
324 /* used_vectors is BITMAP for irq is not managed by percpu vector_irq */
325 extern unsigned long used_vectors
[];
327 static inline void alloc_system_vector(int vector
)
329 if (!test_bit(vector
, used_vectors
)) {
330 set_bit(vector
, used_vectors
);
331 if (first_system_vector
> vector
)
332 first_system_vector
= vector
;
337 static inline void alloc_intr_gate(unsigned int n
, void *addr
)
339 alloc_system_vector(n
);
340 set_intr_gate(n
, addr
);
344 * This routine sets up an interrupt gate at directory privilege level 3.
346 static inline void set_system_intr_gate(unsigned int n
, void *addr
)
348 BUG_ON((unsigned)n
> 0xFF);
349 _set_gate(n
, GATE_INTERRUPT
, addr
, 0x3, 0, __KERNEL_CS
);
352 static inline void set_system_trap_gate(unsigned int n
, void *addr
)
354 BUG_ON((unsigned)n
> 0xFF);
355 _set_gate(n
, GATE_TRAP
, addr
, 0x3, 0, __KERNEL_CS
);
358 static inline void set_trap_gate(unsigned int n
, void *addr
)
360 BUG_ON((unsigned)n
> 0xFF);
361 _set_gate(n
, GATE_TRAP
, addr
, 0, 0, __KERNEL_CS
);
364 static inline void set_task_gate(unsigned int n
, unsigned int gdt_entry
)
366 BUG_ON((unsigned)n
> 0xFF);
367 _set_gate(n
, GATE_TASK
, (void *)0, 0, 0, (gdt_entry
<<3));
370 static inline void set_intr_gate_ist(int n
, void *addr
, unsigned ist
)
372 BUG_ON((unsigned)n
> 0xFF);
373 _set_gate(n
, GATE_INTERRUPT
, addr
, 0, ist
, __KERNEL_CS
);
376 static inline void set_system_intr_gate_ist(int n
, void *addr
, unsigned ist
)
378 BUG_ON((unsigned)n
> 0xFF);
379 _set_gate(n
, GATE_INTERRUPT
, addr
, 0x3, ist
, __KERNEL_CS
);
382 #endif /* _ASM_X86_DESC_H */