2 * Freescale MPC85xx Memory Controller kernel module
4 * Parts Copyrighted (c) 2013 by Freescale Semiconductor, Inc.
6 * Author: Dave Jiang <djiang@mvista.com>
8 * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
9 * the terms of the GNU General Public License version 2. This program
10 * is licensed "as is" without any warranty of any kind, whether express
14 #include <linux/module.h>
15 #include <linux/init.h>
16 #include <linux/interrupt.h>
17 #include <linux/ctype.h>
19 #include <linux/mod_devicetable.h>
20 #include <linux/edac.h>
21 #include <linux/smp.h>
22 #include <linux/gfp.h>
24 #include <linux/of_platform.h>
25 #include <linux/of_device.h>
26 #include "edac_module.h"
27 #include "edac_core.h"
28 #include "mpc85xx_edac.h"
30 static int edac_dev_idx
;
32 static int edac_pci_idx
;
34 static int edac_mc_idx
;
36 static u32 orig_ddr_err_disable
;
37 static u32 orig_ddr_err_sbe
;
43 static u32 orig_pci_err_cap_dr
;
44 static u32 orig_pci_err_en
;
47 static u32 orig_l2_err_disable
;
48 #ifdef CONFIG_FSL_SOC_BOOKE
49 static u32 orig_hid1
[2];
52 /************************ MC SYSFS parts ***********************************/
54 #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
56 static ssize_t
mpc85xx_mc_inject_data_hi_show(struct device
*dev
,
57 struct device_attribute
*mattr
,
60 struct mem_ctl_info
*mci
= to_mci(dev
);
61 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
62 return sprintf(data
, "0x%08x",
63 in_be32(pdata
->mc_vbase
+
64 MPC85XX_MC_DATA_ERR_INJECT_HI
));
67 static ssize_t
mpc85xx_mc_inject_data_lo_show(struct device
*dev
,
68 struct device_attribute
*mattr
,
71 struct mem_ctl_info
*mci
= to_mci(dev
);
72 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
73 return sprintf(data
, "0x%08x",
74 in_be32(pdata
->mc_vbase
+
75 MPC85XX_MC_DATA_ERR_INJECT_LO
));
78 static ssize_t
mpc85xx_mc_inject_ctrl_show(struct device
*dev
,
79 struct device_attribute
*mattr
,
82 struct mem_ctl_info
*mci
= to_mci(dev
);
83 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
84 return sprintf(data
, "0x%08x",
85 in_be32(pdata
->mc_vbase
+ MPC85XX_MC_ECC_ERR_INJECT
));
88 static ssize_t
mpc85xx_mc_inject_data_hi_store(struct device
*dev
,
89 struct device_attribute
*mattr
,
90 const char *data
, size_t count
)
92 struct mem_ctl_info
*mci
= to_mci(dev
);
93 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
95 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_DATA_ERR_INJECT_HI
,
96 simple_strtoul(data
, NULL
, 0));
102 static ssize_t
mpc85xx_mc_inject_data_lo_store(struct device
*dev
,
103 struct device_attribute
*mattr
,
104 const char *data
, size_t count
)
106 struct mem_ctl_info
*mci
= to_mci(dev
);
107 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
108 if (isdigit(*data
)) {
109 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_DATA_ERR_INJECT_LO
,
110 simple_strtoul(data
, NULL
, 0));
116 static ssize_t
mpc85xx_mc_inject_ctrl_store(struct device
*dev
,
117 struct device_attribute
*mattr
,
118 const char *data
, size_t count
)
120 struct mem_ctl_info
*mci
= to_mci(dev
);
121 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
122 if (isdigit(*data
)) {
123 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ECC_ERR_INJECT
,
124 simple_strtoul(data
, NULL
, 0));
130 DEVICE_ATTR(inject_data_hi
, S_IRUGO
| S_IWUSR
,
131 mpc85xx_mc_inject_data_hi_show
, mpc85xx_mc_inject_data_hi_store
);
132 DEVICE_ATTR(inject_data_lo
, S_IRUGO
| S_IWUSR
,
133 mpc85xx_mc_inject_data_lo_show
, mpc85xx_mc_inject_data_lo_store
);
134 DEVICE_ATTR(inject_ctrl
, S_IRUGO
| S_IWUSR
,
135 mpc85xx_mc_inject_ctrl_show
, mpc85xx_mc_inject_ctrl_store
);
137 static struct attribute
*mpc85xx_dev_attrs
[] = {
138 &dev_attr_inject_data_hi
.attr
,
139 &dev_attr_inject_data_lo
.attr
,
140 &dev_attr_inject_ctrl
.attr
,
144 ATTRIBUTE_GROUPS(mpc85xx_dev
);
146 /**************************** PCI Err device ***************************/
149 static void mpc85xx_pci_check(struct edac_pci_ctl_info
*pci
)
151 struct mpc85xx_pci_pdata
*pdata
= pci
->pvt_info
;
154 err_detect
= in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
);
156 /* master aborts can happen during PCI config cycles */
157 if (!(err_detect
& ~(PCI_EDE_MULTI_ERR
| PCI_EDE_MST_ABRT
))) {
158 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
, err_detect
);
162 printk(KERN_ERR
"PCI error(s) detected\n");
163 printk(KERN_ERR
"PCI/X ERR_DR register: %#08x\n", err_detect
);
165 printk(KERN_ERR
"PCI/X ERR_ATTRIB register: %#08x\n",
166 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_ATTRIB
));
167 printk(KERN_ERR
"PCI/X ERR_ADDR register: %#08x\n",
168 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_ADDR
));
169 printk(KERN_ERR
"PCI/X ERR_EXT_ADDR register: %#08x\n",
170 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EXT_ADDR
));
171 printk(KERN_ERR
"PCI/X ERR_DL register: %#08x\n",
172 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DL
));
173 printk(KERN_ERR
"PCI/X ERR_DH register: %#08x\n",
174 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DH
));
176 /* clear error bits */
177 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
, err_detect
);
179 if (err_detect
& PCI_EDE_PERR_MASK
)
180 edac_pci_handle_pe(pci
, pci
->ctl_name
);
182 if ((err_detect
& ~PCI_EDE_MULTI_ERR
) & ~PCI_EDE_PERR_MASK
)
183 edac_pci_handle_npe(pci
, pci
->ctl_name
);
186 static void mpc85xx_pcie_check(struct edac_pci_ctl_info
*pci
)
188 struct mpc85xx_pci_pdata
*pdata
= pci
->pvt_info
;
191 err_detect
= in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
);
193 pr_err("PCIe error(s) detected\n");
194 pr_err("PCIe ERR_DR register: 0x%08x\n", err_detect
);
195 pr_err("PCIe ERR_CAP_STAT register: 0x%08x\n",
196 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_GAS_TIMR
));
197 pr_err("PCIe ERR_CAP_R0 register: 0x%08x\n",
198 in_be32(pdata
->pci_vbase
+ MPC85XX_PCIE_ERR_CAP_R0
));
199 pr_err("PCIe ERR_CAP_R1 register: 0x%08x\n",
200 in_be32(pdata
->pci_vbase
+ MPC85XX_PCIE_ERR_CAP_R1
));
201 pr_err("PCIe ERR_CAP_R2 register: 0x%08x\n",
202 in_be32(pdata
->pci_vbase
+ MPC85XX_PCIE_ERR_CAP_R2
));
203 pr_err("PCIe ERR_CAP_R3 register: 0x%08x\n",
204 in_be32(pdata
->pci_vbase
+ MPC85XX_PCIE_ERR_CAP_R3
));
206 /* clear error bits */
207 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
, err_detect
);
210 static int mpc85xx_pcie_find_capability(struct device_node
*np
)
212 struct pci_controller
*hose
;
217 hose
= pci_find_hose_for_OF_device(np
);
219 return early_find_capability(hose
, 0, 0, PCI_CAP_ID_EXP
);
222 static irqreturn_t
mpc85xx_pci_isr(int irq
, void *dev_id
)
224 struct edac_pci_ctl_info
*pci
= dev_id
;
225 struct mpc85xx_pci_pdata
*pdata
= pci
->pvt_info
;
228 err_detect
= in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
);
234 mpc85xx_pcie_check(pci
);
236 mpc85xx_pci_check(pci
);
241 int mpc85xx_pci_err_probe(struct platform_device
*op
)
243 struct edac_pci_ctl_info
*pci
;
244 struct mpc85xx_pci_pdata
*pdata
;
248 if (!devres_open_group(&op
->dev
, mpc85xx_pci_err_probe
, GFP_KERNEL
))
251 pci
= edac_pci_alloc_ctl_info(sizeof(*pdata
), "mpc85xx_pci_err");
255 /* make sure error reporting method is sane */
256 switch (edac_op_state
) {
257 case EDAC_OPSTATE_POLL
:
258 case EDAC_OPSTATE_INT
:
261 edac_op_state
= EDAC_OPSTATE_INT
;
265 pdata
= pci
->pvt_info
;
266 pdata
->name
= "mpc85xx_pci_err";
269 if (mpc85xx_pcie_find_capability(op
->dev
.of_node
) > 0)
270 pdata
->is_pcie
= true;
272 dev_set_drvdata(&op
->dev
, pci
);
274 pci
->mod_name
= EDAC_MOD_STR
;
275 pci
->ctl_name
= pdata
->name
;
276 pci
->dev_name
= dev_name(&op
->dev
);
278 if (edac_op_state
== EDAC_OPSTATE_POLL
) {
280 pci
->edac_check
= mpc85xx_pcie_check
;
282 pci
->edac_check
= mpc85xx_pci_check
;
285 pdata
->edac_idx
= edac_pci_idx
++;
287 res
= of_address_to_resource(op
->dev
.of_node
, 0, &r
);
289 printk(KERN_ERR
"%s: Unable to get resource for "
290 "PCI err regs\n", __func__
);
294 /* we only need the error registers */
297 if (!devm_request_mem_region(&op
->dev
, r
.start
, resource_size(&r
),
299 printk(KERN_ERR
"%s: Error while requesting mem region\n",
305 pdata
->pci_vbase
= devm_ioremap(&op
->dev
, r
.start
, resource_size(&r
));
306 if (!pdata
->pci_vbase
) {
307 printk(KERN_ERR
"%s: Unable to setup PCI err regs\n", __func__
);
312 if (pdata
->is_pcie
) {
313 orig_pci_err_cap_dr
=
314 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_ADDR
);
315 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_ADDR
, ~0);
317 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EN
);
318 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EN
, 0);
320 orig_pci_err_cap_dr
=
321 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_CAP_DR
);
323 /* PCI master abort is expected during config cycles */
324 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_CAP_DR
, 0x40);
327 in_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EN
);
329 /* disable master abort reporting */
330 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EN
, ~0x40);
333 /* clear error bits */
334 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_DR
, ~0);
336 if (edac_pci_add_device(pci
, pdata
->edac_idx
) > 0) {
337 edac_dbg(3, "failed edac_pci_add_device()\n");
341 if (edac_op_state
== EDAC_OPSTATE_INT
) {
342 pdata
->irq
= irq_of_parse_and_map(op
->dev
.of_node
, 0);
343 res
= devm_request_irq(&op
->dev
, pdata
->irq
,
346 "[EDAC] PCI err", pci
);
349 "%s: Unable to request irq %d for "
350 "MPC85xx PCI err\n", __func__
, pdata
->irq
);
351 irq_dispose_mapping(pdata
->irq
);
356 printk(KERN_INFO EDAC_MOD_STR
" acquired irq %d for PCI Err\n",
360 if (pdata
->is_pcie
) {
362 * Enable all PCIe error interrupt & error detect except invalid
363 * PEX_CONFIG_ADDR/PEX_CONFIG_DATA access interrupt generation
364 * enable bit and invalid PEX_CONFIG_ADDR/PEX_CONFIG_DATA access
365 * detection enable bit. Because PCIe bus code to initialize and
366 * configure these PCIe devices on booting will use some invalid
367 * PEX_CONFIG_ADDR/PEX_CONFIG_DATA, edac driver prints the much
368 * notice information. So disable this detect to fix ugly print.
370 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_EN
, ~0
371 & ~PEX_ERR_ICCAIE_EN_BIT
);
372 out_be32(pdata
->pci_vbase
+ MPC85XX_PCI_ERR_ADDR
, 0
373 | PEX_ERR_ICCAD_DISR_BIT
);
376 devres_remove_group(&op
->dev
, mpc85xx_pci_err_probe
);
377 edac_dbg(3, "success\n");
378 printk(KERN_INFO EDAC_MOD_STR
" PCI err registered\n");
383 edac_pci_del_device(&op
->dev
);
385 edac_pci_free_ctl_info(pci
);
386 devres_release_group(&op
->dev
, mpc85xx_pci_err_probe
);
389 EXPORT_SYMBOL(mpc85xx_pci_err_probe
);
391 #endif /* CONFIG_PCI */
393 /**************************** L2 Err device ***************************/
395 /************************ L2 SYSFS parts ***********************************/
397 static ssize_t
mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
398 *edac_dev
, char *data
)
400 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
401 return sprintf(data
, "0x%08x",
402 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJHI
));
405 static ssize_t
mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
406 *edac_dev
, char *data
)
408 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
409 return sprintf(data
, "0x%08x",
410 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJLO
));
413 static ssize_t
mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
414 *edac_dev
, char *data
)
416 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
417 return sprintf(data
, "0x%08x",
418 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJCTL
));
421 static ssize_t
mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
422 *edac_dev
, const char *data
,
425 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
426 if (isdigit(*data
)) {
427 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJHI
,
428 simple_strtoul(data
, NULL
, 0));
434 static ssize_t
mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
435 *edac_dev
, const char *data
,
438 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
439 if (isdigit(*data
)) {
440 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJLO
,
441 simple_strtoul(data
, NULL
, 0));
447 static ssize_t
mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
448 *edac_dev
, const char *data
,
451 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
452 if (isdigit(*data
)) {
453 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINJCTL
,
454 simple_strtoul(data
, NULL
, 0));
460 static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes
[] = {
463 .name
= "inject_data_hi",
464 .mode
= (S_IRUGO
| S_IWUSR
)
466 .show
= mpc85xx_l2_inject_data_hi_show
,
467 .store
= mpc85xx_l2_inject_data_hi_store
},
470 .name
= "inject_data_lo",
471 .mode
= (S_IRUGO
| S_IWUSR
)
473 .show
= mpc85xx_l2_inject_data_lo_show
,
474 .store
= mpc85xx_l2_inject_data_lo_store
},
477 .name
= "inject_ctrl",
478 .mode
= (S_IRUGO
| S_IWUSR
)
480 .show
= mpc85xx_l2_inject_ctrl_show
,
481 .store
= mpc85xx_l2_inject_ctrl_store
},
485 .attr
= {.name
= NULL
}
489 static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
492 edac_dev
->sysfs_attributes
= mpc85xx_l2_sysfs_attributes
;
495 /***************************** L2 ops ***********************************/
497 static void mpc85xx_l2_check(struct edac_device_ctl_info
*edac_dev
)
499 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
502 err_detect
= in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDET
);
504 if (!(err_detect
& L2_EDE_MASK
))
507 printk(KERN_ERR
"ECC Error in CPU L2 cache\n");
508 printk(KERN_ERR
"L2 Error Detect Register: 0x%08x\n", err_detect
);
509 printk(KERN_ERR
"L2 Error Capture Data High Register: 0x%08x\n",
510 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_CAPTDATAHI
));
511 printk(KERN_ERR
"L2 Error Capture Data Lo Register: 0x%08x\n",
512 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_CAPTDATALO
));
513 printk(KERN_ERR
"L2 Error Syndrome Register: 0x%08x\n",
514 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_CAPTECC
));
515 printk(KERN_ERR
"L2 Error Attributes Capture Register: 0x%08x\n",
516 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRATTR
));
517 printk(KERN_ERR
"L2 Error Address Capture Register: 0x%08x\n",
518 in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRADDR
));
520 /* clear error detect register */
521 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDET
, err_detect
);
523 if (err_detect
& L2_EDE_CE_MASK
)
524 edac_device_handle_ce(edac_dev
, 0, 0, edac_dev
->ctl_name
);
526 if (err_detect
& L2_EDE_UE_MASK
)
527 edac_device_handle_ue(edac_dev
, 0, 0, edac_dev
->ctl_name
);
530 static irqreturn_t
mpc85xx_l2_isr(int irq
, void *dev_id
)
532 struct edac_device_ctl_info
*edac_dev
= dev_id
;
533 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
536 err_detect
= in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDET
);
538 if (!(err_detect
& L2_EDE_MASK
))
541 mpc85xx_l2_check(edac_dev
);
546 static int mpc85xx_l2_err_probe(struct platform_device
*op
)
548 struct edac_device_ctl_info
*edac_dev
;
549 struct mpc85xx_l2_pdata
*pdata
;
553 if (!devres_open_group(&op
->dev
, mpc85xx_l2_err_probe
, GFP_KERNEL
))
556 edac_dev
= edac_device_alloc_ctl_info(sizeof(*pdata
),
557 "cpu", 1, "L", 1, 2, NULL
, 0,
560 devres_release_group(&op
->dev
, mpc85xx_l2_err_probe
);
564 pdata
= edac_dev
->pvt_info
;
565 pdata
->name
= "mpc85xx_l2_err";
567 edac_dev
->dev
= &op
->dev
;
568 dev_set_drvdata(edac_dev
->dev
, edac_dev
);
569 edac_dev
->ctl_name
= pdata
->name
;
570 edac_dev
->dev_name
= pdata
->name
;
572 res
= of_address_to_resource(op
->dev
.of_node
, 0, &r
);
574 printk(KERN_ERR
"%s: Unable to get resource for "
575 "L2 err regs\n", __func__
);
579 /* we only need the error registers */
582 if (!devm_request_mem_region(&op
->dev
, r
.start
, resource_size(&r
),
584 printk(KERN_ERR
"%s: Error while requesting mem region\n",
590 pdata
->l2_vbase
= devm_ioremap(&op
->dev
, r
.start
, resource_size(&r
));
591 if (!pdata
->l2_vbase
) {
592 printk(KERN_ERR
"%s: Unable to setup L2 err regs\n", __func__
);
597 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDET
, ~0);
599 orig_l2_err_disable
= in_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDIS
);
601 /* clear the err_dis */
602 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDIS
, 0);
604 edac_dev
->mod_name
= EDAC_MOD_STR
;
606 if (edac_op_state
== EDAC_OPSTATE_POLL
)
607 edac_dev
->edac_check
= mpc85xx_l2_check
;
609 mpc85xx_set_l2_sysfs_attributes(edac_dev
);
611 pdata
->edac_idx
= edac_dev_idx
++;
613 if (edac_device_add_device(edac_dev
) > 0) {
614 edac_dbg(3, "failed edac_device_add_device()\n");
618 if (edac_op_state
== EDAC_OPSTATE_INT
) {
619 pdata
->irq
= irq_of_parse_and_map(op
->dev
.of_node
, 0);
620 res
= devm_request_irq(&op
->dev
, pdata
->irq
,
621 mpc85xx_l2_isr
, IRQF_SHARED
,
622 "[EDAC] L2 err", edac_dev
);
625 "%s: Unable to request irq %d for "
626 "MPC85xx L2 err\n", __func__
, pdata
->irq
);
627 irq_dispose_mapping(pdata
->irq
);
632 printk(KERN_INFO EDAC_MOD_STR
" acquired irq %d for L2 Err\n",
635 edac_dev
->op_state
= OP_RUNNING_INTERRUPT
;
637 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINTEN
, L2_EIE_MASK
);
640 devres_remove_group(&op
->dev
, mpc85xx_l2_err_probe
);
642 edac_dbg(3, "success\n");
643 printk(KERN_INFO EDAC_MOD_STR
" L2 err registered\n");
648 edac_device_del_device(&op
->dev
);
650 devres_release_group(&op
->dev
, mpc85xx_l2_err_probe
);
651 edac_device_free_ctl_info(edac_dev
);
655 static int mpc85xx_l2_err_remove(struct platform_device
*op
)
657 struct edac_device_ctl_info
*edac_dev
= dev_get_drvdata(&op
->dev
);
658 struct mpc85xx_l2_pdata
*pdata
= edac_dev
->pvt_info
;
662 if (edac_op_state
== EDAC_OPSTATE_INT
) {
663 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRINTEN
, 0);
664 irq_dispose_mapping(pdata
->irq
);
667 out_be32(pdata
->l2_vbase
+ MPC85XX_L2_ERRDIS
, orig_l2_err_disable
);
668 edac_device_del_device(&op
->dev
);
669 edac_device_free_ctl_info(edac_dev
);
673 static const struct of_device_id mpc85xx_l2_err_of_match
[] = {
674 /* deprecate the fsl,85.. forms in the future, 2.6.30? */
675 { .compatible
= "fsl,8540-l2-cache-controller", },
676 { .compatible
= "fsl,8541-l2-cache-controller", },
677 { .compatible
= "fsl,8544-l2-cache-controller", },
678 { .compatible
= "fsl,8548-l2-cache-controller", },
679 { .compatible
= "fsl,8555-l2-cache-controller", },
680 { .compatible
= "fsl,8568-l2-cache-controller", },
681 { .compatible
= "fsl,mpc8536-l2-cache-controller", },
682 { .compatible
= "fsl,mpc8540-l2-cache-controller", },
683 { .compatible
= "fsl,mpc8541-l2-cache-controller", },
684 { .compatible
= "fsl,mpc8544-l2-cache-controller", },
685 { .compatible
= "fsl,mpc8548-l2-cache-controller", },
686 { .compatible
= "fsl,mpc8555-l2-cache-controller", },
687 { .compatible
= "fsl,mpc8560-l2-cache-controller", },
688 { .compatible
= "fsl,mpc8568-l2-cache-controller", },
689 { .compatible
= "fsl,mpc8569-l2-cache-controller", },
690 { .compatible
= "fsl,mpc8572-l2-cache-controller", },
691 { .compatible
= "fsl,p1020-l2-cache-controller", },
692 { .compatible
= "fsl,p1021-l2-cache-controller", },
693 { .compatible
= "fsl,p2020-l2-cache-controller", },
696 MODULE_DEVICE_TABLE(of
, mpc85xx_l2_err_of_match
);
698 static struct platform_driver mpc85xx_l2_err_driver
= {
699 .probe
= mpc85xx_l2_err_probe
,
700 .remove
= mpc85xx_l2_err_remove
,
702 .name
= "mpc85xx_l2_err",
703 .of_match_table
= mpc85xx_l2_err_of_match
,
707 /**************************** MC Err device ***************************/
710 * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
711 * MPC8572 User's Manual. Each line represents a syndrome bit column as a
712 * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
713 * below correspond to Freescale's manuals.
715 static unsigned int ecc_table
[16] = {
718 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
719 0x00ff00ff, 0x00fff0ff,
720 0x0f0f0f0f, 0x0f0fff00,
721 0x11113333, 0x7777000f,
722 0x22224444, 0x8888222f,
723 0x44448888, 0xffff4441,
724 0x8888ffff, 0x11118882,
725 0xffff1111, 0x22221114, /* Syndrome bit 0 */
729 * Calculate the correct ECC value for a 64-bit value specified by high:low
731 static u8
calculate_ecc(u32 high
, u32 low
)
740 for (i
= 0; i
< 8; i
++) {
741 mask_high
= ecc_table
[i
* 2];
742 mask_low
= ecc_table
[i
* 2 + 1];
745 for (j
= 0; j
< 32; j
++) {
746 if ((mask_high
>> j
) & 1)
747 bit_cnt
^= (high
>> j
) & 1;
748 if ((mask_low
>> j
) & 1)
749 bit_cnt
^= (low
>> j
) & 1;
759 * Create the syndrome code which is generated if the data line specified by
760 * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
761 * User's Manual and 9-61 in the MPC8572 User's Manual.
763 static u8
syndrome_from_bit(unsigned int bit
) {
768 * Cycle through the upper or lower 32-bit portion of each value in
769 * ecc_table depending on if 'bit' is in the upper or lower half of
772 for (i
= bit
< 32; i
< 16; i
+= 2)
773 syndrome
|= ((ecc_table
[i
] >> (bit
% 32)) & 1) << (i
/ 2);
779 * Decode data and ecc syndrome to determine what went wrong
780 * Note: This can only decode single-bit errors
782 static void sbe_ecc_decode(u32 cap_high
, u32 cap_low
, u32 cap_ecc
,
783 int *bad_data_bit
, int *bad_ecc_bit
)
792 * Calculate the ECC of the captured data and XOR it with the captured
793 * ECC to find an ECC syndrome value we can search for
795 syndrome
= calculate_ecc(cap_high
, cap_low
) ^ cap_ecc
;
797 /* Check if a data line is stuck... */
798 for (i
= 0; i
< 64; i
++) {
799 if (syndrome
== syndrome_from_bit(i
)) {
805 /* If data is correct, check ECC bits for errors... */
806 for (i
= 0; i
< 8; i
++) {
807 if ((syndrome
>> i
) & 0x1) {
814 static void mpc85xx_mc_check(struct mem_ctl_info
*mci
)
816 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
817 struct csrow_info
*csrow
;
829 err_detect
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DETECT
);
833 mpc85xx_mc_printk(mci
, KERN_ERR
, "Err Detect Register: %#8.8x\n",
836 /* no more processing if not ECC bit errors */
837 if (!(err_detect
& (DDR_EDE_SBE
| DDR_EDE_MBE
))) {
838 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DETECT
, err_detect
);
842 syndrome
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_CAPTURE_ECC
);
844 /* Mask off appropriate bits of syndrome based on bus width */
845 bus_width
= (in_be32(pdata
->mc_vbase
+ MPC85XX_MC_DDR_SDRAM_CFG
) &
846 DSC_DBW_MASK
) ? 32 : 64;
852 err_addr
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_CAPTURE_ADDRESS
);
853 pfn
= err_addr
>> PAGE_SHIFT
;
855 for (row_index
= 0; row_index
< mci
->nr_csrows
; row_index
++) {
856 csrow
= mci
->csrows
[row_index
];
857 if ((pfn
>= csrow
->first_page
) && (pfn
<= csrow
->last_page
))
861 cap_high
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_CAPTURE_DATA_HI
);
862 cap_low
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_CAPTURE_DATA_LO
);
865 * Analyze single-bit errors on 64-bit wide buses
866 * TODO: Add support for 32-bit wide buses
868 if ((err_detect
& DDR_EDE_SBE
) && (bus_width
== 64)) {
869 sbe_ecc_decode(cap_high
, cap_low
, syndrome
,
870 &bad_data_bit
, &bad_ecc_bit
);
872 if (bad_data_bit
!= -1)
873 mpc85xx_mc_printk(mci
, KERN_ERR
,
874 "Faulty Data bit: %d\n", bad_data_bit
);
875 if (bad_ecc_bit
!= -1)
876 mpc85xx_mc_printk(mci
, KERN_ERR
,
877 "Faulty ECC bit: %d\n", bad_ecc_bit
);
879 mpc85xx_mc_printk(mci
, KERN_ERR
,
880 "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
881 cap_high
^ (1 << (bad_data_bit
- 32)),
882 cap_low
^ (1 << bad_data_bit
),
883 syndrome
^ (1 << bad_ecc_bit
));
886 mpc85xx_mc_printk(mci
, KERN_ERR
,
887 "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
888 cap_high
, cap_low
, syndrome
);
889 mpc85xx_mc_printk(mci
, KERN_ERR
, "Err addr: %#8.8x\n", err_addr
);
890 mpc85xx_mc_printk(mci
, KERN_ERR
, "PFN: %#8.8x\n", pfn
);
892 /* we are out of range */
893 if (row_index
== mci
->nr_csrows
)
894 mpc85xx_mc_printk(mci
, KERN_ERR
, "PFN out of range!\n");
896 if (err_detect
& DDR_EDE_SBE
)
897 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED
, mci
, 1,
898 pfn
, err_addr
& ~PAGE_MASK
, syndrome
,
902 if (err_detect
& DDR_EDE_MBE
)
903 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED
, mci
, 1,
904 pfn
, err_addr
& ~PAGE_MASK
, syndrome
,
908 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DETECT
, err_detect
);
911 static irqreturn_t
mpc85xx_mc_isr(int irq
, void *dev_id
)
913 struct mem_ctl_info
*mci
= dev_id
;
914 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
917 err_detect
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DETECT
);
921 mpc85xx_mc_check(mci
);
926 static void mpc85xx_init_csrows(struct mem_ctl_info
*mci
)
928 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
929 struct csrow_info
*csrow
;
930 struct dimm_info
*dimm
;
937 sdram_ctl
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_DDR_SDRAM_CFG
);
939 sdtype
= sdram_ctl
& DSC_SDTYPE_MASK
;
940 if (sdram_ctl
& DSC_RD_EN
) {
945 case DSC_SDTYPE_DDR2
:
948 case DSC_SDTYPE_DDR3
:
960 case DSC_SDTYPE_DDR2
:
963 case DSC_SDTYPE_DDR3
:
972 for (index
= 0; index
< mci
->nr_csrows
; index
++) {
976 csrow
= mci
->csrows
[index
];
977 dimm
= csrow
->channels
[0]->dimm
;
979 cs_bnds
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_CS_BNDS_0
+
980 (index
* MPC85XX_MC_CS_BNDS_OFS
));
982 start
= (cs_bnds
& 0xffff0000) >> 16;
983 end
= (cs_bnds
& 0x0000ffff);
986 continue; /* not populated */
988 start
<<= (24 - PAGE_SHIFT
);
989 end
<<= (24 - PAGE_SHIFT
);
990 end
|= (1 << (24 - PAGE_SHIFT
)) - 1;
992 csrow
->first_page
= start
;
993 csrow
->last_page
= end
;
995 dimm
->nr_pages
= end
+ 1 - start
;
998 dimm
->dtype
= DEV_UNKNOWN
;
999 if (sdram_ctl
& DSC_X32_EN
)
1000 dimm
->dtype
= DEV_X32
;
1001 dimm
->edac_mode
= EDAC_SECDED
;
1005 static int mpc85xx_mc_err_probe(struct platform_device
*op
)
1007 struct mem_ctl_info
*mci
;
1008 struct edac_mc_layer layers
[2];
1009 struct mpc85xx_mc_pdata
*pdata
;
1014 if (!devres_open_group(&op
->dev
, mpc85xx_mc_err_probe
, GFP_KERNEL
))
1017 layers
[0].type
= EDAC_MC_LAYER_CHIP_SELECT
;
1019 layers
[0].is_virt_csrow
= true;
1020 layers
[1].type
= EDAC_MC_LAYER_CHANNEL
;
1022 layers
[1].is_virt_csrow
= false;
1023 mci
= edac_mc_alloc(edac_mc_idx
, ARRAY_SIZE(layers
), layers
,
1026 devres_release_group(&op
->dev
, mpc85xx_mc_err_probe
);
1030 pdata
= mci
->pvt_info
;
1031 pdata
->name
= "mpc85xx_mc_err";
1032 pdata
->irq
= NO_IRQ
;
1033 mci
->pdev
= &op
->dev
;
1034 pdata
->edac_idx
= edac_mc_idx
++;
1035 dev_set_drvdata(mci
->pdev
, mci
);
1036 mci
->ctl_name
= pdata
->name
;
1037 mci
->dev_name
= pdata
->name
;
1039 res
= of_address_to_resource(op
->dev
.of_node
, 0, &r
);
1041 printk(KERN_ERR
"%s: Unable to get resource for MC err regs\n",
1046 if (!devm_request_mem_region(&op
->dev
, r
.start
, resource_size(&r
),
1048 printk(KERN_ERR
"%s: Error while requesting mem region\n",
1054 pdata
->mc_vbase
= devm_ioremap(&op
->dev
, r
.start
, resource_size(&r
));
1055 if (!pdata
->mc_vbase
) {
1056 printk(KERN_ERR
"%s: Unable to setup MC err regs\n", __func__
);
1061 sdram_ctl
= in_be32(pdata
->mc_vbase
+ MPC85XX_MC_DDR_SDRAM_CFG
);
1062 if (!(sdram_ctl
& DSC_ECC_EN
)) {
1064 printk(KERN_WARNING
"%s: No ECC DIMMs discovered\n", __func__
);
1069 edac_dbg(3, "init mci\n");
1070 mci
->mtype_cap
= MEM_FLAG_RDDR
| MEM_FLAG_RDDR2
|
1071 MEM_FLAG_DDR
| MEM_FLAG_DDR2
;
1072 mci
->edac_ctl_cap
= EDAC_FLAG_NONE
| EDAC_FLAG_SECDED
;
1073 mci
->edac_cap
= EDAC_FLAG_SECDED
;
1074 mci
->mod_name
= EDAC_MOD_STR
;
1075 mci
->mod_ver
= MPC85XX_REVISION
;
1077 if (edac_op_state
== EDAC_OPSTATE_POLL
)
1078 mci
->edac_check
= mpc85xx_mc_check
;
1080 mci
->ctl_page_to_phys
= NULL
;
1082 mci
->scrub_mode
= SCRUB_SW_SRC
;
1084 mpc85xx_init_csrows(mci
);
1086 /* store the original error disable bits */
1087 orig_ddr_err_disable
=
1088 in_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DISABLE
);
1089 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DISABLE
, 0);
1091 /* clear all error bits */
1092 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DETECT
, ~0);
1094 if (edac_mc_add_mc_with_groups(mci
, mpc85xx_dev_groups
)) {
1095 edac_dbg(3, "failed edac_mc_add_mc()\n");
1099 if (edac_op_state
== EDAC_OPSTATE_INT
) {
1100 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_INT_EN
,
1101 DDR_EIE_MBEE
| DDR_EIE_SBEE
);
1103 /* store the original error management threshold */
1104 orig_ddr_err_sbe
= in_be32(pdata
->mc_vbase
+
1105 MPC85XX_MC_ERR_SBE
) & 0xff0000;
1107 /* set threshold to 1 error per interrupt */
1108 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_SBE
, 0x10000);
1110 /* register interrupts */
1111 pdata
->irq
= irq_of_parse_and_map(op
->dev
.of_node
, 0);
1112 res
= devm_request_irq(&op
->dev
, pdata
->irq
,
1115 "[EDAC] MC err", mci
);
1117 printk(KERN_ERR
"%s: Unable to request irq %d for "
1118 "MPC85xx DRAM ERR\n", __func__
, pdata
->irq
);
1119 irq_dispose_mapping(pdata
->irq
);
1124 printk(KERN_INFO EDAC_MOD_STR
" acquired irq %d for MC\n",
1128 devres_remove_group(&op
->dev
, mpc85xx_mc_err_probe
);
1129 edac_dbg(3, "success\n");
1130 printk(KERN_INFO EDAC_MOD_STR
" MC err registered\n");
1135 edac_mc_del_mc(&op
->dev
);
1137 devres_release_group(&op
->dev
, mpc85xx_mc_err_probe
);
1142 static int mpc85xx_mc_err_remove(struct platform_device
*op
)
1144 struct mem_ctl_info
*mci
= dev_get_drvdata(&op
->dev
);
1145 struct mpc85xx_mc_pdata
*pdata
= mci
->pvt_info
;
1149 if (edac_op_state
== EDAC_OPSTATE_INT
) {
1150 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_INT_EN
, 0);
1151 irq_dispose_mapping(pdata
->irq
);
1154 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_DISABLE
,
1155 orig_ddr_err_disable
);
1156 out_be32(pdata
->mc_vbase
+ MPC85XX_MC_ERR_SBE
, orig_ddr_err_sbe
);
1158 edac_mc_del_mc(&op
->dev
);
1163 static const struct of_device_id mpc85xx_mc_err_of_match
[] = {
1164 /* deprecate the fsl,85.. forms in the future, 2.6.30? */
1165 { .compatible
= "fsl,8540-memory-controller", },
1166 { .compatible
= "fsl,8541-memory-controller", },
1167 { .compatible
= "fsl,8544-memory-controller", },
1168 { .compatible
= "fsl,8548-memory-controller", },
1169 { .compatible
= "fsl,8555-memory-controller", },
1170 { .compatible
= "fsl,8568-memory-controller", },
1171 { .compatible
= "fsl,mpc8536-memory-controller", },
1172 { .compatible
= "fsl,mpc8540-memory-controller", },
1173 { .compatible
= "fsl,mpc8541-memory-controller", },
1174 { .compatible
= "fsl,mpc8544-memory-controller", },
1175 { .compatible
= "fsl,mpc8548-memory-controller", },
1176 { .compatible
= "fsl,mpc8555-memory-controller", },
1177 { .compatible
= "fsl,mpc8560-memory-controller", },
1178 { .compatible
= "fsl,mpc8568-memory-controller", },
1179 { .compatible
= "fsl,mpc8569-memory-controller", },
1180 { .compatible
= "fsl,mpc8572-memory-controller", },
1181 { .compatible
= "fsl,mpc8349-memory-controller", },
1182 { .compatible
= "fsl,p1020-memory-controller", },
1183 { .compatible
= "fsl,p1021-memory-controller", },
1184 { .compatible
= "fsl,p2020-memory-controller", },
1185 { .compatible
= "fsl,qoriq-memory-controller", },
1188 MODULE_DEVICE_TABLE(of
, mpc85xx_mc_err_of_match
);
1190 static struct platform_driver mpc85xx_mc_err_driver
= {
1191 .probe
= mpc85xx_mc_err_probe
,
1192 .remove
= mpc85xx_mc_err_remove
,
1194 .name
= "mpc85xx_mc_err",
1195 .of_match_table
= mpc85xx_mc_err_of_match
,
1199 #ifdef CONFIG_FSL_SOC_BOOKE
1200 static void __init
mpc85xx_mc_clear_rfxe(void *data
)
1202 orig_hid1
[smp_processor_id()] = mfspr(SPRN_HID1
);
1203 mtspr(SPRN_HID1
, (orig_hid1
[smp_processor_id()] & ~HID1_RFXE
));
1207 static int __init
mpc85xx_mc_init(void)
1212 printk(KERN_INFO
"Freescale(R) MPC85xx EDAC driver, "
1213 "(C) 2006 Montavista Software\n");
1215 /* make sure error reporting method is sane */
1216 switch (edac_op_state
) {
1217 case EDAC_OPSTATE_POLL
:
1218 case EDAC_OPSTATE_INT
:
1221 edac_op_state
= EDAC_OPSTATE_INT
;
1225 res
= platform_driver_register(&mpc85xx_mc_err_driver
);
1227 printk(KERN_WARNING EDAC_MOD_STR
"MC fails to register\n");
1229 res
= platform_driver_register(&mpc85xx_l2_err_driver
);
1231 printk(KERN_WARNING EDAC_MOD_STR
"L2 fails to register\n");
1233 #ifdef CONFIG_FSL_SOC_BOOKE
1234 pvr
= mfspr(SPRN_PVR
);
1236 if ((PVR_VER(pvr
) == PVR_VER_E500V1
) ||
1237 (PVR_VER(pvr
) == PVR_VER_E500V2
)) {
1239 * need to clear HID1[RFXE] to disable machine check int
1240 * so we can catch it
1242 if (edac_op_state
== EDAC_OPSTATE_INT
)
1243 on_each_cpu(mpc85xx_mc_clear_rfxe
, NULL
, 0);
1250 module_init(mpc85xx_mc_init
);
1252 #ifdef CONFIG_FSL_SOC_BOOKE
1253 static void __exit
mpc85xx_mc_restore_hid1(void *data
)
1255 mtspr(SPRN_HID1
, orig_hid1
[smp_processor_id()]);
1259 static void __exit
mpc85xx_mc_exit(void)
1261 #ifdef CONFIG_FSL_SOC_BOOKE
1262 u32 pvr
= mfspr(SPRN_PVR
);
1264 if ((PVR_VER(pvr
) == PVR_VER_E500V1
) ||
1265 (PVR_VER(pvr
) == PVR_VER_E500V2
)) {
1266 on_each_cpu(mpc85xx_mc_restore_hid1
, NULL
, 0);
1269 platform_driver_unregister(&mpc85xx_l2_err_driver
);
1270 platform_driver_unregister(&mpc85xx_mc_err_driver
);
1273 module_exit(mpc85xx_mc_exit
);
1275 MODULE_LICENSE("GPL");
1276 MODULE_AUTHOR("Montavista Software, Inc.");
1277 module_param(edac_op_state
, int, 0444);
1278 MODULE_PARM_DESC(edac_op_state
,
1279 "EDAC Error Reporting state: 0=Poll, 2=Interrupt");