Merge tag 'locking-urgent-2020-12-27' of git://git.kernel.org/pub/scm/linux/kernel...
[linux/fpc-iii.git] / arch / arm / mach-davinci / board-dm644x-evm.c
blob7755cccec550cb288ab2e98d2aec20f8089ffc9b
1 /*
2 * TI DaVinci EVM board support
4 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
6 * 2007 (c) MontaVista Software, Inc. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/platform_device.h>
15 #include <linux/gpio.h>
16 #include <linux/gpio/machine.h>
17 #include <linux/i2c.h>
18 #include <linux/platform_data/pcf857x.h>
19 #include <linux/platform_data/gpio-davinci.h>
20 #include <linux/property.h>
21 #include <linux/mtd/mtd.h>
22 #include <linux/mtd/rawnand.h>
23 #include <linux/mtd/partitions.h>
24 #include <linux/mtd/physmap.h>
25 #include <linux/nvmem-provider.h>
26 #include <linux/phy.h>
27 #include <linux/clk.h>
28 #include <linux/videodev2.h>
29 #include <linux/v4l2-dv-timings.h>
30 #include <linux/export.h>
31 #include <linux/leds.h>
32 #include <linux/regulator/fixed.h>
33 #include <linux/regulator/machine.h>
35 #include <media/i2c/tvp514x.h>
37 #include <asm/mach-types.h>
38 #include <asm/mach/arch.h>
40 #include <mach/common.h>
41 #include <mach/mux.h>
42 #include <mach/serial.h>
44 #include <linux/platform_data/i2c-davinci.h>
45 #include <linux/platform_data/mtd-davinci.h>
46 #include <linux/platform_data/mmc-davinci.h>
47 #include <linux/platform_data/usb-davinci.h>
48 #include <linux/platform_data/mtd-davinci-aemif.h>
49 #include <linux/platform_data/ti-aemif.h>
51 #include "davinci.h"
52 #include "irqs.h"
54 #define DM644X_EVM_PHY_ID "davinci_mdio-0:01"
55 #define LXT971_PHY_ID (0x001378e2)
56 #define LXT971_PHY_MASK (0xfffffff0)
58 static struct mtd_partition davinci_evm_norflash_partitions[] = {
59 /* bootloader (UBL, U-Boot, etc) in first 5 sectors */
61 .name = "bootloader",
62 .offset = 0,
63 .size = 5 * SZ_64K,
64 .mask_flags = MTD_WRITEABLE, /* force read-only */
66 /* bootloader params in the next 1 sectors */
68 .name = "params",
69 .offset = MTDPART_OFS_APPEND,
70 .size = SZ_64K,
71 .mask_flags = 0,
73 /* kernel */
75 .name = "kernel",
76 .offset = MTDPART_OFS_APPEND,
77 .size = SZ_2M,
78 .mask_flags = 0
80 /* file system */
82 .name = "filesystem",
83 .offset = MTDPART_OFS_APPEND,
84 .size = MTDPART_SIZ_FULL,
85 .mask_flags = 0
89 static struct physmap_flash_data davinci_evm_norflash_data = {
90 .width = 2,
91 .parts = davinci_evm_norflash_partitions,
92 .nr_parts = ARRAY_SIZE(davinci_evm_norflash_partitions),
95 /* NOTE: CFI probe will correctly detect flash part as 32M, but EMIF
96 * limits addresses to 16M, so using addresses past 16M will wrap */
97 static struct resource davinci_evm_norflash_resource = {
98 .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
99 .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
100 .flags = IORESOURCE_MEM,
103 static struct platform_device davinci_evm_norflash_device = {
104 .name = "physmap-flash",
105 .id = 0,
106 .dev = {
107 .platform_data = &davinci_evm_norflash_data,
109 .num_resources = 1,
110 .resource = &davinci_evm_norflash_resource,
113 /* DM644x EVM includes a 64 MByte small-page NAND flash (16K blocks).
114 * It may used instead of the (default) NOR chip to boot, using TI's
115 * tools to install the secondary boot loader (UBL) and U-Boot.
117 static struct mtd_partition davinci_evm_nandflash_partition[] = {
118 /* Bootloader layout depends on whose u-boot is installed, but we
119 * can hide all the details.
120 * - block 0 for u-boot environment ... in mainline u-boot
121 * - block 1 for UBL (plus up to four backup copies in blocks 2..5)
122 * - blocks 6...? for u-boot
123 * - blocks 16..23 for u-boot environment ... in TI's u-boot
126 .name = "bootloader",
127 .offset = 0,
128 .size = SZ_256K + SZ_128K,
129 .mask_flags = MTD_WRITEABLE, /* force read-only */
131 /* Kernel */
133 .name = "kernel",
134 .offset = MTDPART_OFS_APPEND,
135 .size = SZ_4M,
136 .mask_flags = 0,
138 /* File system (older GIT kernels started this on the 5MB mark) */
140 .name = "filesystem",
141 .offset = MTDPART_OFS_APPEND,
142 .size = MTDPART_SIZ_FULL,
143 .mask_flags = 0,
145 /* A few blocks at end hold a flash BBT ... created by TI's CCS
146 * using flashwriter_nand.out, but ignored by TI's versions of
147 * Linux and u-boot. We boot faster by using them.
151 static struct davinci_aemif_timing davinci_evm_nandflash_timing = {
152 .wsetup = 20,
153 .wstrobe = 40,
154 .whold = 20,
155 .rsetup = 10,
156 .rstrobe = 40,
157 .rhold = 10,
158 .ta = 40,
161 static struct davinci_nand_pdata davinci_evm_nandflash_data = {
162 .core_chipsel = 0,
163 .parts = davinci_evm_nandflash_partition,
164 .nr_parts = ARRAY_SIZE(davinci_evm_nandflash_partition),
165 .engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST,
166 .ecc_bits = 1,
167 .bbt_options = NAND_BBT_USE_FLASH,
168 .timing = &davinci_evm_nandflash_timing,
171 static struct resource davinci_evm_nandflash_resource[] = {
173 .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
174 .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
175 .flags = IORESOURCE_MEM,
176 }, {
177 .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
178 .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
179 .flags = IORESOURCE_MEM,
183 static struct resource davinci_evm_aemif_resource[] = {
185 .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
186 .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
187 .flags = IORESOURCE_MEM,
191 static struct aemif_abus_data davinci_evm_aemif_abus_data[] = {
193 .cs = 1,
197 static struct platform_device davinci_evm_nandflash_devices[] = {
199 .name = "davinci_nand",
200 .id = 0,
201 .dev = {
202 .platform_data = &davinci_evm_nandflash_data,
204 .num_resources = ARRAY_SIZE(davinci_evm_nandflash_resource),
205 .resource = davinci_evm_nandflash_resource,
209 static struct aemif_platform_data davinci_evm_aemif_pdata = {
210 .abus_data = davinci_evm_aemif_abus_data,
211 .num_abus_data = ARRAY_SIZE(davinci_evm_aemif_abus_data),
212 .sub_devices = davinci_evm_nandflash_devices,
213 .num_sub_devices = ARRAY_SIZE(davinci_evm_nandflash_devices),
216 static struct platform_device davinci_evm_aemif_device = {
217 .name = "ti-aemif",
218 .id = -1,
219 .dev = {
220 .platform_data = &davinci_evm_aemif_pdata,
222 .resource = davinci_evm_aemif_resource,
223 .num_resources = ARRAY_SIZE(davinci_evm_aemif_resource),
226 static u64 davinci_fb_dma_mask = DMA_BIT_MASK(32);
228 static struct platform_device davinci_fb_device = {
229 .name = "davincifb",
230 .id = -1,
231 .dev = {
232 .dma_mask = &davinci_fb_dma_mask,
233 .coherent_dma_mask = DMA_BIT_MASK(32),
235 .num_resources = 0,
238 static struct tvp514x_platform_data dm644xevm_tvp5146_pdata = {
239 .clk_polarity = 0,
240 .hs_polarity = 1,
241 .vs_polarity = 1
244 #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
245 /* Inputs available at the TVP5146 */
246 static struct v4l2_input dm644xevm_tvp5146_inputs[] = {
248 .index = 0,
249 .name = "Composite",
250 .type = V4L2_INPUT_TYPE_CAMERA,
251 .std = TVP514X_STD_ALL,
254 .index = 1,
255 .name = "S-Video",
256 .type = V4L2_INPUT_TYPE_CAMERA,
257 .std = TVP514X_STD_ALL,
262 * this is the route info for connecting each input to decoder
263 * ouput that goes to vpfe. There is a one to one correspondence
264 * with tvp5146_inputs
266 static struct vpfe_route dm644xevm_tvp5146_routes[] = {
268 .input = INPUT_CVBS_VI2B,
269 .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
272 .input = INPUT_SVIDEO_VI2C_VI1C,
273 .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
277 static struct vpfe_subdev_info dm644xevm_vpfe_sub_devs[] = {
279 .name = "tvp5146",
280 .grp_id = 0,
281 .num_inputs = ARRAY_SIZE(dm644xevm_tvp5146_inputs),
282 .inputs = dm644xevm_tvp5146_inputs,
283 .routes = dm644xevm_tvp5146_routes,
284 .can_route = 1,
285 .ccdc_if_params = {
286 .if_type = VPFE_BT656,
287 .hdpol = VPFE_PINPOL_POSITIVE,
288 .vdpol = VPFE_PINPOL_POSITIVE,
290 .board_info = {
291 I2C_BOARD_INFO("tvp5146", 0x5d),
292 .platform_data = &dm644xevm_tvp5146_pdata,
297 static struct vpfe_config dm644xevm_capture_cfg = {
298 .num_subdevs = ARRAY_SIZE(dm644xevm_vpfe_sub_devs),
299 .i2c_adapter_id = 1,
300 .sub_devs = dm644xevm_vpfe_sub_devs,
301 .card_name = "DM6446 EVM",
302 .ccdc = "DM6446 CCDC",
305 static struct platform_device rtc_dev = {
306 .name = "rtc_davinci_evm",
307 .id = -1,
310 /*----------------------------------------------------------------------*/
311 #ifdef CONFIG_I2C
313 * I2C GPIO expanders
316 #define PCF_Uxx_BASE(x) (DAVINCI_N_GPIO + ((x) * 8))
319 /* U2 -- LEDs */
321 static struct gpio_led evm_leds[] = {
322 { .name = "DS8", .active_low = 1,
323 .default_trigger = "heartbeat", },
324 { .name = "DS7", .active_low = 1, },
325 { .name = "DS6", .active_low = 1, },
326 { .name = "DS5", .active_low = 1, },
327 { .name = "DS4", .active_low = 1, },
328 { .name = "DS3", .active_low = 1, },
329 { .name = "DS2", .active_low = 1,
330 .default_trigger = "mmc0", },
331 { .name = "DS1", .active_low = 1,
332 .default_trigger = "disk-activity", },
335 static const struct gpio_led_platform_data evm_led_data = {
336 .num_leds = ARRAY_SIZE(evm_leds),
337 .leds = evm_leds,
340 static struct platform_device *evm_led_dev;
342 static int
343 evm_led_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
345 struct gpio_led *leds = evm_leds;
346 int status;
348 while (ngpio--) {
349 leds->gpio = gpio++;
350 leds++;
353 /* what an extremely annoying way to be forced to handle
354 * device unregistration ...
356 evm_led_dev = platform_device_alloc("leds-gpio", 0);
357 platform_device_add_data(evm_led_dev,
358 &evm_led_data, sizeof evm_led_data);
360 evm_led_dev->dev.parent = &client->dev;
361 status = platform_device_add(evm_led_dev);
362 if (status < 0) {
363 platform_device_put(evm_led_dev);
364 evm_led_dev = NULL;
366 return status;
369 static int
370 evm_led_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
372 if (evm_led_dev) {
373 platform_device_unregister(evm_led_dev);
374 evm_led_dev = NULL;
376 return 0;
379 static struct pcf857x_platform_data pcf_data_u2 = {
380 .gpio_base = PCF_Uxx_BASE(0),
381 .setup = evm_led_setup,
382 .teardown = evm_led_teardown,
386 /* U18 - A/V clock generator and user switch */
388 static int sw_gpio;
390 static ssize_t
391 sw_show(struct device *d, struct device_attribute *a, char *buf)
393 char *s = gpio_get_value_cansleep(sw_gpio) ? "on\n" : "off\n";
395 strcpy(buf, s);
396 return strlen(s);
399 static DEVICE_ATTR(user_sw, S_IRUGO, sw_show, NULL);
401 static int
402 evm_u18_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
404 int status;
406 /* export dip switch option */
407 sw_gpio = gpio + 7;
408 status = gpio_request(sw_gpio, "user_sw");
409 if (status == 0)
410 status = gpio_direction_input(sw_gpio);
411 if (status == 0)
412 status = device_create_file(&client->dev, &dev_attr_user_sw);
413 else
414 gpio_free(sw_gpio);
415 if (status != 0)
416 sw_gpio = -EINVAL;
418 /* audio PLL: 48 kHz (vs 44.1 or 32), single rate (vs double) */
419 gpio_request(gpio + 3, "pll_fs2");
420 gpio_direction_output(gpio + 3, 0);
422 gpio_request(gpio + 2, "pll_fs1");
423 gpio_direction_output(gpio + 2, 0);
425 gpio_request(gpio + 1, "pll_sr");
426 gpio_direction_output(gpio + 1, 0);
428 return 0;
431 static int
432 evm_u18_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
434 gpio_free(gpio + 1);
435 gpio_free(gpio + 2);
436 gpio_free(gpio + 3);
438 if (sw_gpio > 0) {
439 device_remove_file(&client->dev, &dev_attr_user_sw);
440 gpio_free(sw_gpio);
442 return 0;
445 static struct pcf857x_platform_data pcf_data_u18 = {
446 .gpio_base = PCF_Uxx_BASE(1),
447 .n_latch = (1 << 3) | (1 << 2) | (1 << 1),
448 .setup = evm_u18_setup,
449 .teardown = evm_u18_teardown,
453 /* U35 - various I/O signals used to manage USB, CF, ATA, etc */
455 static int
456 evm_u35_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
458 /* p0 = nDRV_VBUS (initial: don't supply it) */
459 gpio_request(gpio + 0, "nDRV_VBUS");
460 gpio_direction_output(gpio + 0, 1);
462 /* p1 = VDDIMX_EN */
463 gpio_request(gpio + 1, "VDDIMX_EN");
464 gpio_direction_output(gpio + 1, 1);
466 /* p2 = VLYNQ_EN */
467 gpio_request(gpio + 2, "VLYNQ_EN");
468 gpio_direction_output(gpio + 2, 1);
470 /* p3 = n3V3_CF_RESET (initial: stay in reset) */
471 gpio_request(gpio + 3, "nCF_RESET");
472 gpio_direction_output(gpio + 3, 0);
474 /* (p4 unused) */
476 /* p5 = 1V8_WLAN_RESET (initial: stay in reset) */
477 gpio_request(gpio + 5, "WLAN_RESET");
478 gpio_direction_output(gpio + 5, 1);
480 /* p6 = nATA_SEL (initial: select) */
481 gpio_request(gpio + 6, "nATA_SEL");
482 gpio_direction_output(gpio + 6, 0);
484 /* p7 = nCF_SEL (initial: deselect) */
485 gpio_request(gpio + 7, "nCF_SEL");
486 gpio_direction_output(gpio + 7, 1);
488 return 0;
491 static int
492 evm_u35_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
494 gpio_free(gpio + 7);
495 gpio_free(gpio + 6);
496 gpio_free(gpio + 5);
497 gpio_free(gpio + 3);
498 gpio_free(gpio + 2);
499 gpio_free(gpio + 1);
500 gpio_free(gpio + 0);
501 return 0;
504 static struct pcf857x_platform_data pcf_data_u35 = {
505 .gpio_base = PCF_Uxx_BASE(2),
506 .setup = evm_u35_setup,
507 .teardown = evm_u35_teardown,
510 /*----------------------------------------------------------------------*/
512 /* Most of this EEPROM is unused, but U-Boot uses some data:
513 * - 0x7f00, 6 bytes Ethernet Address
514 * - 0x0039, 1 byte NTSC vs PAL (bit 0x80 == PAL)
515 * - ... newer boards may have more
518 static struct nvmem_cell_info dm644evm_nvmem_cells[] = {
520 .name = "macaddr",
521 .offset = 0x7f00,
522 .bytes = ETH_ALEN,
526 static struct nvmem_cell_table dm644evm_nvmem_cell_table = {
527 .nvmem_name = "1-00500",
528 .cells = dm644evm_nvmem_cells,
529 .ncells = ARRAY_SIZE(dm644evm_nvmem_cells),
532 static struct nvmem_cell_lookup dm644evm_nvmem_cell_lookup = {
533 .nvmem_name = "1-00500",
534 .cell_name = "macaddr",
535 .dev_id = "davinci_emac.1",
536 .con_id = "mac-address",
539 static const struct property_entry eeprom_properties[] = {
540 PROPERTY_ENTRY_U32("pagesize", 64),
545 * MSP430 supports RTC, card detection, input from IR remote, and
546 * a bit more. It triggers interrupts on GPIO(7) from pressing
547 * buttons on the IR remote, and for card detect switches.
549 static struct i2c_client *dm6446evm_msp;
551 static int dm6446evm_msp_probe(struct i2c_client *client)
553 dm6446evm_msp = client;
554 return 0;
557 static int dm6446evm_msp_remove(struct i2c_client *client)
559 dm6446evm_msp = NULL;
560 return 0;
563 static const struct i2c_device_id dm6446evm_msp_ids[] = {
564 { "dm6446evm_msp", 0, },
565 { /* end of list */ },
568 static struct i2c_driver dm6446evm_msp_driver = {
569 .driver.name = "dm6446evm_msp",
570 .id_table = dm6446evm_msp_ids,
571 .probe_new = dm6446evm_msp_probe,
572 .remove = dm6446evm_msp_remove,
575 static int dm6444evm_msp430_get_pins(void)
577 static const char txbuf[2] = { 2, 4, };
578 char buf[4];
579 struct i2c_msg msg[2] = {
581 .flags = 0,
582 .len = 2,
583 .buf = (void __force *)txbuf,
586 .flags = I2C_M_RD,
587 .len = 4,
588 .buf = buf,
591 int status;
593 if (!dm6446evm_msp)
594 return -ENXIO;
596 msg[0].addr = dm6446evm_msp->addr;
597 msg[1].addr = dm6446evm_msp->addr;
599 /* Command 4 == get input state, returns port 2 and port3 data
600 * S Addr W [A] len=2 [A] cmd=4 [A]
601 * RS Addr R [A] [len=4] A [cmd=4] A [port2] A [port3] N P
603 status = i2c_transfer(dm6446evm_msp->adapter, msg, 2);
604 if (status < 0)
605 return status;
607 dev_dbg(&dm6446evm_msp->dev, "PINS: %4ph\n", buf);
609 return (buf[3] << 8) | buf[2];
612 static int dm6444evm_mmc_get_cd(int module)
614 int status = dm6444evm_msp430_get_pins();
616 return (status < 0) ? status : !(status & BIT(1));
619 static int dm6444evm_mmc_get_ro(int module)
621 int status = dm6444evm_msp430_get_pins();
623 return (status < 0) ? status : status & BIT(6 + 8);
626 static struct davinci_mmc_config dm6446evm_mmc_config = {
627 .get_cd = dm6444evm_mmc_get_cd,
628 .get_ro = dm6444evm_mmc_get_ro,
629 .wires = 4,
632 static struct i2c_board_info __initdata i2c_info[] = {
634 I2C_BOARD_INFO("dm6446evm_msp", 0x23),
637 I2C_BOARD_INFO("pcf8574", 0x38),
638 .platform_data = &pcf_data_u2,
641 I2C_BOARD_INFO("pcf8574", 0x39),
642 .platform_data = &pcf_data_u18,
645 I2C_BOARD_INFO("pcf8574", 0x3a),
646 .platform_data = &pcf_data_u35,
649 I2C_BOARD_INFO("24c256", 0x50),
650 .properties = eeprom_properties,
653 I2C_BOARD_INFO("tlv320aic33", 0x1b),
657 #define DM644X_I2C_SDA_PIN GPIO_TO_PIN(2, 12)
658 #define DM644X_I2C_SCL_PIN GPIO_TO_PIN(2, 11)
660 static struct gpiod_lookup_table i2c_recovery_gpiod_table = {
661 .dev_id = "i2c_davinci.1",
662 .table = {
663 GPIO_LOOKUP("davinci_gpio", DM644X_I2C_SDA_PIN, "sda",
664 GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
665 GPIO_LOOKUP("davinci_gpio", DM644X_I2C_SCL_PIN, "scl",
666 GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
671 /* The msp430 uses a slow bitbanged I2C implementation (ergo 20 KHz),
672 * which requires 100 usec of idle bus after i2c writes sent to it.
674 static struct davinci_i2c_platform_data i2c_pdata = {
675 .bus_freq = 20 /* kHz */,
676 .bus_delay = 100 /* usec */,
677 .gpio_recovery = true,
680 static void __init evm_init_i2c(void)
682 gpiod_add_lookup_table(&i2c_recovery_gpiod_table);
683 davinci_init_i2c(&i2c_pdata);
684 i2c_add_driver(&dm6446evm_msp_driver);
685 i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
687 #endif
689 /* Fixed regulator support */
690 static struct regulator_consumer_supply fixed_supplies_3_3v[] = {
691 /* Baseboard 3.3V: 5V -> TPS54310PWP -> 3.3V */
692 REGULATOR_SUPPLY("AVDD", "1-001b"),
693 REGULATOR_SUPPLY("DRVDD", "1-001b"),
696 static struct regulator_consumer_supply fixed_supplies_1_8v[] = {
697 /* Baseboard 1.8V: 5V -> TPS54310PWP -> 1.8V */
698 REGULATOR_SUPPLY("IOVDD", "1-001b"),
699 REGULATOR_SUPPLY("DVDD", "1-001b"),
702 #define VENC_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
704 /* venc standard timings */
705 static struct vpbe_enc_mode_info dm644xevm_enc_std_timing[] = {
707 .name = "ntsc",
708 .timings_type = VPBE_ENC_STD,
709 .std_id = V4L2_STD_NTSC,
710 .interlaced = 1,
711 .xres = 720,
712 .yres = 480,
713 .aspect = {11, 10},
714 .fps = {30000, 1001},
715 .left_margin = 0x79,
716 .upper_margin = 0x10,
719 .name = "pal",
720 .timings_type = VPBE_ENC_STD,
721 .std_id = V4L2_STD_PAL,
722 .interlaced = 1,
723 .xres = 720,
724 .yres = 576,
725 .aspect = {54, 59},
726 .fps = {25, 1},
727 .left_margin = 0x7e,
728 .upper_margin = 0x16,
732 /* venc dv preset timings */
733 static struct vpbe_enc_mode_info dm644xevm_enc_preset_timing[] = {
735 .name = "480p59_94",
736 .timings_type = VPBE_ENC_DV_TIMINGS,
737 .dv_timings = V4L2_DV_BT_CEA_720X480P59_94,
738 .interlaced = 0,
739 .xres = 720,
740 .yres = 480,
741 .aspect = {1, 1},
742 .fps = {5994, 100},
743 .left_margin = 0x80,
744 .upper_margin = 0x20,
747 .name = "576p50",
748 .timings_type = VPBE_ENC_DV_TIMINGS,
749 .dv_timings = V4L2_DV_BT_CEA_720X576P50,
750 .interlaced = 0,
751 .xres = 720,
752 .yres = 576,
753 .aspect = {1, 1},
754 .fps = {50, 1},
755 .left_margin = 0x7e,
756 .upper_margin = 0x30,
761 * The outputs available from VPBE + encoders. Keep the order same
762 * as that of encoders. First those from venc followed by that from
763 * encoders. Index in the output refers to index on a particular encoder.
764 * Driver uses this index to pass it to encoder when it supports more
765 * than one output. Userspace applications use index of the array to
766 * set an output.
768 static struct vpbe_output dm644xevm_vpbe_outputs[] = {
770 .output = {
771 .index = 0,
772 .name = "Composite",
773 .type = V4L2_OUTPUT_TYPE_ANALOG,
774 .std = VENC_STD_ALL,
775 .capabilities = V4L2_OUT_CAP_STD,
777 .subdev_name = DM644X_VPBE_VENC_SUBDEV_NAME,
778 .default_mode = "ntsc",
779 .num_modes = ARRAY_SIZE(dm644xevm_enc_std_timing),
780 .modes = dm644xevm_enc_std_timing,
783 .output = {
784 .index = 1,
785 .name = "Component",
786 .type = V4L2_OUTPUT_TYPE_ANALOG,
787 .capabilities = V4L2_OUT_CAP_DV_TIMINGS,
789 .subdev_name = DM644X_VPBE_VENC_SUBDEV_NAME,
790 .default_mode = "480p59_94",
791 .num_modes = ARRAY_SIZE(dm644xevm_enc_preset_timing),
792 .modes = dm644xevm_enc_preset_timing,
796 static struct vpbe_config dm644xevm_display_cfg = {
797 .module_name = "dm644x-vpbe-display",
798 .i2c_adapter_id = 1,
799 .osd = {
800 .module_name = DM644X_VPBE_OSD_SUBDEV_NAME,
802 .venc = {
803 .module_name = DM644X_VPBE_VENC_SUBDEV_NAME,
805 .num_outputs = ARRAY_SIZE(dm644xevm_vpbe_outputs),
806 .outputs = dm644xevm_vpbe_outputs,
809 static struct platform_device *davinci_evm_devices[] __initdata = {
810 &davinci_fb_device,
811 &rtc_dev,
814 static void __init
815 davinci_evm_map_io(void)
817 dm644x_init();
820 static int davinci_phy_fixup(struct phy_device *phydev)
822 unsigned int control;
823 /* CRITICAL: Fix for increasing PHY signal drive strength for
824 * TX lockup issue. On DaVinci EVM, the Intel LXT971 PHY
825 * signal strength was low causing TX to fail randomly. The
826 * fix is to Set bit 11 (Increased MII drive strength) of PHY
827 * register 26 (Digital Config register) on this phy. */
828 control = phy_read(phydev, 26);
829 phy_write(phydev, 26, (control | 0x800));
830 return 0;
833 #define HAS_ATA (IS_ENABLED(CONFIG_BLK_DEV_PALMCHIP_BK3710) || \
834 IS_ENABLED(CONFIG_PATA_BK3710))
836 #define HAS_NOR IS_ENABLED(CONFIG_MTD_PHYSMAP)
838 #define HAS_NAND IS_ENABLED(CONFIG_MTD_NAND_DAVINCI)
840 #define GPIO_nVBUS_DRV 160
842 static struct gpiod_lookup_table dm644evm_usb_gpio_table = {
843 .dev_id = "musb-davinci",
844 .table = {
845 GPIO_LOOKUP("davinci_gpio", GPIO_nVBUS_DRV, NULL,
846 GPIO_ACTIVE_HIGH),
851 static __init void davinci_evm_init(void)
853 int ret;
854 struct clk *aemif_clk;
855 struct davinci_soc_info *soc_info = &davinci_soc_info;
857 dm644x_register_clocks();
859 regulator_register_always_on(0, "fixed-dummy", fixed_supplies_1_8v,
860 ARRAY_SIZE(fixed_supplies_1_8v), 1800000);
861 regulator_register_always_on(1, "fixed-dummy", fixed_supplies_3_3v,
862 ARRAY_SIZE(fixed_supplies_3_3v), 3300000);
864 dm644x_init_devices();
866 ret = dm644x_gpio_register();
867 if (ret)
868 pr_warn("%s: GPIO init failed: %d\n", __func__, ret);
870 aemif_clk = clk_get(NULL, "aemif");
871 clk_prepare_enable(aemif_clk);
873 if (HAS_ATA) {
874 if (HAS_NAND || HAS_NOR)
875 pr_warn("WARNING: both IDE and Flash are enabled, but they share AEMIF pins\n"
876 "\tDisable IDE for NAND/NOR support\n");
877 davinci_init_ide();
878 } else if (HAS_NAND || HAS_NOR) {
879 davinci_cfg_reg(DM644X_HPIEN_DISABLE);
880 davinci_cfg_reg(DM644X_ATAEN_DISABLE);
882 /* only one device will be jumpered and detected */
883 if (HAS_NAND) {
884 platform_device_register(&davinci_evm_aemif_device);
885 #ifdef CONFIG_I2C
886 evm_leds[7].default_trigger = "nand-disk";
887 #endif
888 if (HAS_NOR)
889 pr_warn("WARNING: both NAND and NOR flash are enabled; disable one of them.\n");
890 } else if (HAS_NOR)
891 platform_device_register(&davinci_evm_norflash_device);
894 platform_add_devices(davinci_evm_devices,
895 ARRAY_SIZE(davinci_evm_devices));
896 #ifdef CONFIG_I2C
897 nvmem_add_cell_table(&dm644evm_nvmem_cell_table);
898 nvmem_add_cell_lookups(&dm644evm_nvmem_cell_lookup, 1);
899 evm_init_i2c();
900 davinci_setup_mmc(0, &dm6446evm_mmc_config);
901 #endif
902 dm644x_init_video(&dm644xevm_capture_cfg, &dm644xevm_display_cfg);
904 davinci_serial_init(dm644x_serial_device);
905 dm644x_init_asp();
907 /* irlml6401 switches over 1A, in under 8 msec */
908 gpiod_add_lookup_table(&dm644evm_usb_gpio_table);
909 davinci_setup_usb(1000, 8);
911 if (IS_BUILTIN(CONFIG_PHYLIB)) {
912 soc_info->emac_pdata->phy_id = DM644X_EVM_PHY_ID;
913 /* Register the fixup for PHY on DaVinci */
914 phy_register_fixup_for_uid(LXT971_PHY_ID, LXT971_PHY_MASK,
915 davinci_phy_fixup);
919 MACHINE_START(DAVINCI_EVM, "DaVinci DM644x EVM")
920 /* Maintainer: MontaVista Software <source@mvista.com> */
921 .atag_offset = 0x100,
922 .map_io = davinci_evm_map_io,
923 .init_irq = dm644x_init_irq,
924 .init_time = dm644x_init_time,
925 .init_machine = davinci_evm_init,
926 .init_late = davinci_init_late,
927 .dma_zone_size = SZ_128M,
928 MACHINE_END