1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * arch/arm/mach-ixp4xx/include/mach/io.h
5 * Author: Deepak Saxena <dsaxena@plexity.net>
7 * Copyright (C) 2002-2005 MontaVista Software, Inc.
10 #ifndef __ASM_ARM_ARCH_IO_H
11 #define __ASM_ARM_ARCH_IO_H
13 #include <linux/bitops.h>
15 #include <mach/hardware.h>
17 extern int (*ixp4xx_pci_read
)(u32 addr
, u32 cmd
, u32
* data
);
18 extern int ixp4xx_pci_write(u32 addr
, u32 cmd
, u32 data
);
22 * IXP4xx provides two methods of accessing PCI memory space:
24 * 1) A direct mapped window from 0x48000000 to 0x4BFFFFFF (64MB).
25 * To access PCI via this space, we simply ioremap() the BAR
26 * into the kernel and we can use the standard read[bwl]/write[bwl]
27 * macros. This is the preffered method due to speed but it
28 * limits the system to just 64MB of PCI memory. This can be
29 * problematic if using video cards and other memory-heavy targets.
31 * 2) If > 64MB of memory space is required, the IXP4xx can use indirect
32 * registers to access the whole 4 GB of PCI memory space (as we do below
33 * for I/O transactions). This allows currently for up to 1 GB (0x10000000
34 * to 0x4FFFFFFF) of memory on the bus. The disadvantage of this is that
35 * every PCI access requires three local register accesses plus a spinlock,
36 * but in some cases the performance hit is acceptable. In addition, you
37 * cannot mmap() PCI devices in this case.
39 #ifdef CONFIG_IXP4XX_INDIRECT_PCI
42 * In the case of using indirect PCI, we simply return the actual PCI
43 * address and our read/write implementation use that to drive the
44 * access registers. If something outside of PCI is ioremap'd, we
45 * fallback to the default.
48 extern unsigned long pcibios_min_mem
;
49 static inline int is_pci_memory(u32 addr
)
51 return (addr
>= pcibios_min_mem
) && (addr
<= 0x4FFFFFFF);
54 #define writeb(v, p) __indirect_writeb(v, p)
55 #define writew(v, p) __indirect_writew(v, p)
56 #define writel(v, p) __indirect_writel(v, p)
58 #define writeb_relaxed(v, p) __indirect_writeb(v, p)
59 #define writew_relaxed(v, p) __indirect_writew(v, p)
60 #define writel_relaxed(v, p) __indirect_writel(v, p)
62 #define writesb(p, v, l) __indirect_writesb(p, v, l)
63 #define writesw(p, v, l) __indirect_writesw(p, v, l)
64 #define writesl(p, v, l) __indirect_writesl(p, v, l)
66 #define readb(p) __indirect_readb(p)
67 #define readw(p) __indirect_readw(p)
68 #define readl(p) __indirect_readl(p)
70 #define readb_relaxed(p) __indirect_readb(p)
71 #define readw_relaxed(p) __indirect_readw(p)
72 #define readl_relaxed(p) __indirect_readl(p)
74 #define readsb(p, v, l) __indirect_readsb(p, v, l)
75 #define readsw(p, v, l) __indirect_readsw(p, v, l)
76 #define readsl(p, v, l) __indirect_readsl(p, v, l)
78 static inline void __indirect_writeb(u8 value
, volatile void __iomem
*p
)
81 u32 n
, byte_enables
, data
;
83 if (!is_pci_memory(addr
)) {
84 __raw_writeb(value
, p
);
89 byte_enables
= (0xf & ~BIT(n
)) << IXP4XX_PCI_NP_CBE_BESL
;
90 data
= value
<< (8*n
);
91 ixp4xx_pci_write(addr
, byte_enables
| NP_CMD_MEMWRITE
, data
);
94 static inline void __indirect_writesb(volatile void __iomem
*bus_addr
,
95 const void *p
, int count
)
100 writeb(*vaddr
++, bus_addr
);
103 static inline void __indirect_writew(u16 value
, volatile void __iomem
*p
)
106 u32 n
, byte_enables
, data
;
108 if (!is_pci_memory(addr
)) {
109 __raw_writew(value
, p
);
114 byte_enables
= (0xf & ~(BIT(n
) | BIT(n
+1))) << IXP4XX_PCI_NP_CBE_BESL
;
115 data
= value
<< (8*n
);
116 ixp4xx_pci_write(addr
, byte_enables
| NP_CMD_MEMWRITE
, data
);
119 static inline void __indirect_writesw(volatile void __iomem
*bus_addr
,
120 const void *p
, int count
)
122 const u16
*vaddr
= p
;
125 writew(*vaddr
++, bus_addr
);
128 static inline void __indirect_writel(u32 value
, volatile void __iomem
*p
)
130 u32 addr
= (__force u32
)p
;
132 if (!is_pci_memory(addr
)) {
133 __raw_writel(value
, p
);
137 ixp4xx_pci_write(addr
, NP_CMD_MEMWRITE
, value
);
140 static inline void __indirect_writesl(volatile void __iomem
*bus_addr
,
141 const void *p
, int count
)
143 const u32
*vaddr
= p
;
145 writel(*vaddr
++, bus_addr
);
148 static inline u8
__indirect_readb(const volatile void __iomem
*p
)
151 u32 n
, byte_enables
, data
;
153 if (!is_pci_memory(addr
))
154 return __raw_readb(p
);
157 byte_enables
= (0xf & ~BIT(n
)) << IXP4XX_PCI_NP_CBE_BESL
;
158 if (ixp4xx_pci_read(addr
, byte_enables
| NP_CMD_MEMREAD
, &data
))
161 return data
>> (8*n
);
164 static inline void __indirect_readsb(const volatile void __iomem
*bus_addr
,
170 *vaddr
++ = readb(bus_addr
);
173 static inline u16
__indirect_readw(const volatile void __iomem
*p
)
176 u32 n
, byte_enables
, data
;
178 if (!is_pci_memory(addr
))
179 return __raw_readw(p
);
182 byte_enables
= (0xf & ~(BIT(n
) | BIT(n
+1))) << IXP4XX_PCI_NP_CBE_BESL
;
183 if (ixp4xx_pci_read(addr
, byte_enables
| NP_CMD_MEMREAD
, &data
))
189 static inline void __indirect_readsw(const volatile void __iomem
*bus_addr
,
195 *vaddr
++ = readw(bus_addr
);
198 static inline u32
__indirect_readl(const volatile void __iomem
*p
)
200 u32 addr
= (__force u32
)p
;
203 if (!is_pci_memory(addr
))
204 return __raw_readl(p
);
206 if (ixp4xx_pci_read(addr
, NP_CMD_MEMREAD
, &data
))
212 static inline void __indirect_readsl(const volatile void __iomem
*bus_addr
,
218 *vaddr
++ = readl(bus_addr
);
223 * We can use the built-in functions b/c they end up calling writeb/readb
225 #define memset_io(c,v,l) _memset_io((c),(v),(l))
226 #define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
227 #define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
229 #endif /* CONFIG_IXP4XX_INDIRECT_PCI */
233 #define __io(v) __typesafe_io(v)
238 * IXP4xx does not have a transparent cpu -> PCI I/O translation
239 * window. Instead, it has a set of registers that must be tweaked
240 * with the proper byte lanes, command types, and address for the
241 * transaction. This means that we need to override the default
246 static inline void outb(u8 value
, u32 addr
)
248 u32 n
, byte_enables
, data
;
250 byte_enables
= (0xf & ~BIT(n
)) << IXP4XX_PCI_NP_CBE_BESL
;
251 data
= value
<< (8*n
);
252 ixp4xx_pci_write(addr
, byte_enables
| NP_CMD_IOWRITE
, data
);
256 static inline void outsb(u32 io_addr
, const void *p
, u32 count
)
261 outb(*vaddr
++, io_addr
);
265 static inline void outw(u16 value
, u32 addr
)
267 u32 n
, byte_enables
, data
;
269 byte_enables
= (0xf & ~(BIT(n
) | BIT(n
+1))) << IXP4XX_PCI_NP_CBE_BESL
;
270 data
= value
<< (8*n
);
271 ixp4xx_pci_write(addr
, byte_enables
| NP_CMD_IOWRITE
, data
);
275 static inline void outsw(u32 io_addr
, const void *p
, u32 count
)
277 const u16
*vaddr
= p
;
279 outw(cpu_to_le16(*vaddr
++), io_addr
);
283 static inline void outl(u32 value
, u32 addr
)
285 ixp4xx_pci_write(addr
, NP_CMD_IOWRITE
, value
);
289 static inline void outsl(u32 io_addr
, const void *p
, u32 count
)
291 const u32
*vaddr
= p
;
293 outl(cpu_to_le32(*vaddr
++), io_addr
);
297 static inline u8
inb(u32 addr
)
299 u32 n
, byte_enables
, data
;
301 byte_enables
= (0xf & ~BIT(n
)) << IXP4XX_PCI_NP_CBE_BESL
;
302 if (ixp4xx_pci_read(addr
, byte_enables
| NP_CMD_IOREAD
, &data
))
305 return data
>> (8*n
);
309 static inline void insb(u32 io_addr
, void *p
, u32 count
)
313 *vaddr
++ = inb(io_addr
);
317 static inline u16
inw(u32 addr
)
319 u32 n
, byte_enables
, data
;
321 byte_enables
= (0xf & ~(BIT(n
) | BIT(n
+1))) << IXP4XX_PCI_NP_CBE_BESL
;
322 if (ixp4xx_pci_read(addr
, byte_enables
| NP_CMD_IOREAD
, &data
))
329 static inline void insw(u32 io_addr
, void *p
, u32 count
)
333 *vaddr
++ = le16_to_cpu(inw(io_addr
));
337 static inline u32
inl(u32 addr
)
340 if (ixp4xx_pci_read(addr
, NP_CMD_IOREAD
, &data
))
347 static inline void insl(u32 io_addr
, void *p
, u32 count
)
351 *vaddr
++ = le32_to_cpu(inl(io_addr
));
354 #define PIO_OFFSET 0x10000UL
355 #define PIO_MASK 0x0ffffUL
357 #define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
358 ((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
360 #define ioread8(p) ioread8(p)
361 static inline u8
ioread8(const void __iomem
*addr
)
363 unsigned long port
= (unsigned long __force
)addr
;
364 if (__is_io_address(port
))
365 return (unsigned int)inb(port
& PIO_MASK
);
367 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
368 return (unsigned int)__raw_readb(addr
);
370 return (unsigned int)__indirect_readb(addr
);
374 #define ioread8_rep(p, v, c) ioread8_rep(p, v, c)
375 static inline void ioread8_rep(const void __iomem
*addr
, void *vaddr
, u32 count
)
377 unsigned long port
= (unsigned long __force
)addr
;
378 if (__is_io_address(port
))
379 insb(port
& PIO_MASK
, vaddr
, count
);
381 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
382 __raw_readsb(addr
, vaddr
, count
);
384 __indirect_readsb(addr
, vaddr
, count
);
388 #define ioread16(p) ioread16(p)
389 static inline u16
ioread16(const void __iomem
*addr
)
391 unsigned long port
= (unsigned long __force
)addr
;
392 if (__is_io_address(port
))
393 return (unsigned int)inw(port
& PIO_MASK
);
395 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
396 return le16_to_cpu((__force __le16
)__raw_readw(addr
));
398 return (unsigned int)__indirect_readw(addr
);
402 #define ioread16_rep(p, v, c) ioread16_rep(p, v, c)
403 static inline void ioread16_rep(const void __iomem
*addr
, void *vaddr
,
406 unsigned long port
= (unsigned long __force
)addr
;
407 if (__is_io_address(port
))
408 insw(port
& PIO_MASK
, vaddr
, count
);
410 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
411 __raw_readsw(addr
, vaddr
, count
);
413 __indirect_readsw(addr
, vaddr
, count
);
417 #define ioread32(p) ioread32(p)
418 static inline u32
ioread32(const void __iomem
*addr
)
420 unsigned long port
= (unsigned long __force
)addr
;
421 if (__is_io_address(port
))
422 return (unsigned int)inl(port
& PIO_MASK
);
424 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
425 return le32_to_cpu((__force __le32
)__raw_readl(addr
));
427 return (unsigned int)__indirect_readl(addr
);
432 #define ioread32_rep(p, v, c) ioread32_rep(p, v, c)
433 static inline void ioread32_rep(const void __iomem
*addr
, void *vaddr
,
436 unsigned long port
= (unsigned long __force
)addr
;
437 if (__is_io_address(port
))
438 insl(port
& PIO_MASK
, vaddr
, count
);
440 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
441 __raw_readsl(addr
, vaddr
, count
);
443 __indirect_readsl(addr
, vaddr
, count
);
447 #define iowrite8(v, p) iowrite8(v, p)
448 static inline void iowrite8(u8 value
, void __iomem
*addr
)
450 unsigned long port
= (unsigned long __force
)addr
;
451 if (__is_io_address(port
))
452 outb(value
, port
& PIO_MASK
);
454 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
455 __raw_writeb(value
, addr
);
457 __indirect_writeb(value
, addr
);
461 #define iowrite8_rep(p, v, c) iowrite8_rep(p, v, c)
462 static inline void iowrite8_rep(void __iomem
*addr
, const void *vaddr
,
465 unsigned long port
= (unsigned long __force
)addr
;
466 if (__is_io_address(port
))
467 outsb(port
& PIO_MASK
, vaddr
, count
);
469 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
470 __raw_writesb(addr
, vaddr
, count
);
472 __indirect_writesb(addr
, vaddr
, count
);
476 #define iowrite16(v, p) iowrite16(v, p)
477 static inline void iowrite16(u16 value
, void __iomem
*addr
)
479 unsigned long port
= (unsigned long __force
)addr
;
480 if (__is_io_address(port
))
481 outw(value
, port
& PIO_MASK
);
483 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
484 __raw_writew(cpu_to_le16(value
), addr
);
486 __indirect_writew(value
, addr
);
490 #define iowrite16_rep(p, v, c) iowrite16_rep(p, v, c)
491 static inline void iowrite16_rep(void __iomem
*addr
, const void *vaddr
,
494 unsigned long port
= (unsigned long __force
)addr
;
495 if (__is_io_address(port
))
496 outsw(port
& PIO_MASK
, vaddr
, count
);
498 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
499 __raw_writesw(addr
, vaddr
, count
);
501 __indirect_writesw(addr
, vaddr
, count
);
505 #define iowrite32(v, p) iowrite32(v, p)
506 static inline void iowrite32(u32 value
, void __iomem
*addr
)
508 unsigned long port
= (unsigned long __force
)addr
;
509 if (__is_io_address(port
))
510 outl(value
, port
& PIO_MASK
);
512 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
513 __raw_writel((u32 __force
)cpu_to_le32(value
), addr
);
515 __indirect_writel(value
, addr
);
519 #define iowrite32_rep(p, v, c) iowrite32_rep(p, v, c)
520 static inline void iowrite32_rep(void __iomem
*addr
, const void *vaddr
,
523 unsigned long port
= (unsigned long __force
)addr
;
524 if (__is_io_address(port
))
525 outsl(port
& PIO_MASK
, vaddr
, count
);
527 #ifndef CONFIG_IXP4XX_INDIRECT_PCI
528 __raw_writesl(addr
, vaddr
, count
);
530 __indirect_writesl(addr
, vaddr
, count
);
534 #define ioport_map(port, nr) ioport_map(port, nr)
535 static inline void __iomem
*ioport_map(unsigned long port
, unsigned int nr
)
537 return ((void __iomem
*)((port
) + PIO_OFFSET
));
539 #define ioport_unmap(addr) ioport_unmap(addr)
540 static inline void ioport_unmap(void __iomem
*addr
)
543 #endif /* CONFIG_PCI */
545 #endif /* __ASM_ARM_ARCH_IO_H */