1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2001,2002,2005 Broadcom Corporation
4 * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
8 * BCM1x80/1x55-specific PCI support
10 * This module provides the glue between Linux's PCI subsystem
11 * and the hardware. We basically provide glue for accessing
12 * configuration space, and set up the translation for I/O
15 * To access configuration space, we use ioremap. In the 32-bit
16 * kernel, this consumes either 4 or 8 page table pages, and 16MB of
17 * kernel mapped memory. Hopefully neither of these should be a huge
20 * XXX: AT THIS TIME, ONLY the NATIVE PCI-X INTERFACE IS SUPPORTED.
22 #include <linux/types.h>
23 #include <linux/pci.h>
24 #include <linux/kernel.h>
25 #include <linux/init.h>
27 #include <linux/console.h>
28 #include <linux/tty.h>
31 #include <asm/sibyte/bcm1480_regs.h>
32 #include <asm/sibyte/bcm1480_scd.h>
33 #include <asm/sibyte/board.h>
37 * Macros for calculating offsets into config space given a device
38 * structure or dev/fun/reg
40 #define CFGOFFSET(bus, devfn, where) (((bus)<<16)+((devfn)<<8)+(where))
41 #define CFGADDR(bus, devfn, where) CFGOFFSET((bus)->number, (devfn), where)
43 static void *cfg_space
;
45 #define PCI_BUS_ENABLED 1
46 #define PCI_DEVICE_MODE 2
48 static int bcm1480_bus_status
;
50 #define PCI_BRIDGE_DEVICE 0
53 * Read/write 32-bit values in config space.
55 static inline u32
READCFG32(u32 addr
)
57 return *(u32
*)(cfg_space
+ (addr
&~3));
60 static inline void WRITECFG32(u32 addr
, u32 data
)
62 *(u32
*)(cfg_space
+ (addr
& ~3)) = data
;
65 int pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
70 return K_BCM1480_INT_PCI_INTA
- 1 + pin
;
73 /* Do platform specific device initialization at pci_enable_device() time */
74 int pcibios_plat_dev_init(struct pci_dev
*dev
)
80 * Some checks before doing config cycles:
81 * In PCI Device Mode, hide everything on bus 0 except the LDT host
82 * bridge. Otherwise, access is controlled by bridge MasterEn bits.
84 static int bcm1480_pci_can_access(struct pci_bus
*bus
, int devfn
)
88 if (!(bcm1480_bus_status
& (PCI_BUS_ENABLED
| PCI_DEVICE_MODE
)))
91 if (bus
->number
== 0) {
92 devno
= PCI_SLOT(devfn
);
93 if (bcm1480_bus_status
& PCI_DEVICE_MODE
)
102 * Read/write access functions for various sizes of values
103 * in config space. Return all 1's for disallowed accesses
104 * for a kludgy but adequate simulation of master aborts.
107 static int bcm1480_pcibios_read(struct pci_bus
*bus
, unsigned int devfn
,
108 int where
, int size
, u32
* val
)
112 if ((size
== 2) && (where
& 1))
113 return PCIBIOS_BAD_REGISTER_NUMBER
;
114 else if ((size
== 4) && (where
& 3))
115 return PCIBIOS_BAD_REGISTER_NUMBER
;
117 if (bcm1480_pci_can_access(bus
, devfn
))
118 data
= READCFG32(CFGADDR(bus
, devfn
, where
));
123 *val
= (data
>> ((where
& 3) << 3)) & 0xff;
125 *val
= (data
>> ((where
& 3) << 3)) & 0xffff;
129 return PCIBIOS_SUCCESSFUL
;
132 static int bcm1480_pcibios_write(struct pci_bus
*bus
, unsigned int devfn
,
133 int where
, int size
, u32 val
)
135 u32 cfgaddr
= CFGADDR(bus
, devfn
, where
);
138 if ((size
== 2) && (where
& 1))
139 return PCIBIOS_BAD_REGISTER_NUMBER
;
140 else if ((size
== 4) && (where
& 3))
141 return PCIBIOS_BAD_REGISTER_NUMBER
;
143 if (!bcm1480_pci_can_access(bus
, devfn
))
144 return PCIBIOS_BAD_REGISTER_NUMBER
;
146 data
= READCFG32(cfgaddr
);
149 data
= (data
& ~(0xff << ((where
& 3) << 3))) |
150 (val
<< ((where
& 3) << 3));
152 data
= (data
& ~(0xffff << ((where
& 3) << 3))) |
153 (val
<< ((where
& 3) << 3));
157 WRITECFG32(cfgaddr
, data
);
159 return PCIBIOS_SUCCESSFUL
;
162 struct pci_ops bcm1480_pci_ops
= {
163 .read
= bcm1480_pcibios_read
,
164 .write
= bcm1480_pcibios_write
,
167 static struct resource bcm1480_mem_resource
= {
168 .name
= "BCM1480 PCI MEM",
169 .start
= A_BCM1480_PHYS_PCI_MEM_MATCH_BYTES
,
170 .end
= A_BCM1480_PHYS_PCI_MEM_MATCH_BYTES
+ 0xfffffffUL
,
171 .flags
= IORESOURCE_MEM
,
174 static struct resource bcm1480_io_resource
= {
175 .name
= "BCM1480 PCI I/O",
176 .start
= A_BCM1480_PHYS_PCI_IO_MATCH_BYTES
,
177 .end
= A_BCM1480_PHYS_PCI_IO_MATCH_BYTES
+ 0x1ffffffUL
,
178 .flags
= IORESOURCE_IO
,
181 struct pci_controller bcm1480_controller
= {
182 .pci_ops
= &bcm1480_pci_ops
,
183 .mem_resource
= &bcm1480_mem_resource
,
184 .io_resource
= &bcm1480_io_resource
,
185 .io_offset
= A_BCM1480_PHYS_PCI_IO_MATCH_BYTES
,
189 static int __init
bcm1480_pcibios_init(void)
194 /* CFE will assign PCI resources */
195 pci_set_flags(PCI_PROBE_ONLY
);
197 /* Avoid ISA compat ranges. */
198 PCIBIOS_MIN_IO
= 0x00008000UL
;
199 PCIBIOS_MIN_MEM
= 0x01000000UL
;
201 /* Set I/O resource limits. - unlimited for now to accommodate HT */
202 ioport_resource
.end
= 0xffffffffUL
;
203 iomem_resource
.end
= 0xffffffffUL
;
205 cfg_space
= ioremap(A_BCM1480_PHYS_PCI_CFG_MATCH_BITS
, 16*1024*1024);
208 * See if the PCI bus has been configured by the firmware.
210 reg
= __raw_readq(IOADDR(A_SCD_SYSTEM_CFG
));
211 if (!(reg
& M_BCM1480_SYS_PCI_HOST
)) {
212 bcm1480_bus_status
|= PCI_DEVICE_MODE
;
214 cmdreg
= READCFG32(CFGOFFSET(0, PCI_DEVFN(PCI_BRIDGE_DEVICE
, 0),
216 if (!(cmdreg
& PCI_COMMAND_MASTER
)) {
218 ("PCI: Skipping PCI probe. Bus is not initialized.\n");
222 bcm1480_bus_status
|= PCI_BUS_ENABLED
;
225 /* turn on ExpMemEn */
226 cmdreg
= READCFG32(CFGOFFSET(0, PCI_DEVFN(PCI_BRIDGE_DEVICE
, 0), 0x40));
227 WRITECFG32(CFGOFFSET(0, PCI_DEVFN(PCI_BRIDGE_DEVICE
, 0), 0x40),
229 cmdreg
= READCFG32(CFGOFFSET(0, PCI_DEVFN(PCI_BRIDGE_DEVICE
, 0), 0x40));
232 * Establish mappings in KSEG2 (kernel virtual) to PCI I/O
233 * space. Use "match bytes" policy to make everything look
234 * little-endian. So, you need to also set
235 * CONFIG_SWAP_IO_SPACE, but this is the combination that
236 * works correctly with most of Linux's drivers.
237 * XXX ehs: Should this happen in PCI Device mode?
240 bcm1480_controller
.io_map_base
= (unsigned long)
241 ioremap(A_BCM1480_PHYS_PCI_IO_MATCH_BYTES
, 65536);
242 bcm1480_controller
.io_map_base
-= bcm1480_controller
.io_offset
;
243 set_io_port_base(bcm1480_controller
.io_map_base
);
245 register_pci_controller(&bcm1480_controller
);
247 #ifdef CONFIG_VGA_CONSOLE
249 do_take_over_console(&vga_con
, 0, MAX_NR_CONSOLES
-1, 1);
255 arch_initcall(bcm1480_pcibios_init
);