2 * Copyright © 2008 Keith Packard
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
23 #ifndef _DRM_DP_HELPER_H_
24 #define _DRM_DP_HELPER_H_
26 #include <linux/types.h>
27 #include <linux/i2c.h>
28 #include <linux/delay.h>
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
35 * Abbreviations, in chronological order:
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
40 * MST: Multistream Transport - part of DP 1.2a
42 * 1.2 formally includes both eDP and DPI definitions.
45 #define DP_AUX_MAX_PAYLOAD_BYTES 16
47 #define DP_AUX_I2C_WRITE 0x0
48 #define DP_AUX_I2C_READ 0x1
49 #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
50 #define DP_AUX_I2C_MOT 0x4
51 #define DP_AUX_NATIVE_WRITE 0x8
52 #define DP_AUX_NATIVE_READ 0x9
54 #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55 #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56 #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57 #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
59 #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60 #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61 #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62 #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
64 /* AUX CH addresses */
66 #define DP_DPCD_REV 0x000
67 # define DP_DPCD_REV_10 0x10
68 # define DP_DPCD_REV_11 0x11
69 # define DP_DPCD_REV_12 0x12
70 # define DP_DPCD_REV_13 0x13
71 # define DP_DPCD_REV_14 0x14
73 #define DP_MAX_LINK_RATE 0x001
75 #define DP_MAX_LANE_COUNT 0x002
76 # define DP_MAX_LANE_COUNT_MASK 0x1f
77 # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
78 # define DP_ENHANCED_FRAME_CAP (1 << 7)
80 #define DP_MAX_DOWNSPREAD 0x003
81 # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
82 # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
83 # define DP_TPS4_SUPPORTED (1 << 7)
87 #define DP_DOWNSTREAMPORT_PRESENT 0x005
88 # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
89 # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
90 # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
91 # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
92 # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
93 # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
94 # define DP_FORMAT_CONVERSION (1 << 3)
95 # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
97 #define DP_MAIN_LINK_CHANNEL_CODING 0x006
99 #define DP_DOWN_STREAM_PORT_COUNT 0x007
100 # define DP_PORT_COUNT_MASK 0x0f
101 # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
102 # define DP_OUI_SUPPORT (1 << 7)
104 #define DP_RECEIVE_PORT_0_CAP_0 0x008
105 # define DP_LOCAL_EDID_PRESENT (1 << 1)
106 # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
108 #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
110 #define DP_RECEIVE_PORT_1_CAP_0 0x00a
111 #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
113 #define DP_I2C_SPEED_CAP 0x00c /* DPI */
114 # define DP_I2C_SPEED_1K 0x01
115 # define DP_I2C_SPEED_5K 0x02
116 # define DP_I2C_SPEED_10K 0x04
117 # define DP_I2C_SPEED_100K 0x08
118 # define DP_I2C_SPEED_400K 0x10
119 # define DP_I2C_SPEED_1M 0x20
121 #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
122 # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
123 # define DP_FRAMING_CHANGE_CAP (1 << 1)
124 # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
126 #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
127 # define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
128 # define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
130 #define DP_ADAPTER_CAP 0x00f /* 1.2 */
131 # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
132 # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
134 #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
135 # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
137 /* Multiple stream transport */
138 #define DP_FAUX_CAP 0x020 /* 1.2 */
139 # define DP_FAUX_CAP_1 (1 << 0)
141 #define DP_MSTM_CAP 0x021 /* 1.2 */
142 # define DP_MST_CAP (1 << 0)
144 #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
146 /* AV_SYNC_DATA_BLOCK 1.2 */
147 #define DP_AV_GRANULARITY 0x023
148 # define DP_AG_FACTOR_MASK (0xf << 0)
149 # define DP_AG_FACTOR_3MS (0 << 0)
150 # define DP_AG_FACTOR_2MS (1 << 0)
151 # define DP_AG_FACTOR_1MS (2 << 0)
152 # define DP_AG_FACTOR_500US (3 << 0)
153 # define DP_AG_FACTOR_200US (4 << 0)
154 # define DP_AG_FACTOR_100US (5 << 0)
155 # define DP_AG_FACTOR_10US (6 << 0)
156 # define DP_AG_FACTOR_1US (7 << 0)
157 # define DP_VG_FACTOR_MASK (0xf << 4)
158 # define DP_VG_FACTOR_3MS (0 << 4)
159 # define DP_VG_FACTOR_2MS (1 << 4)
160 # define DP_VG_FACTOR_1MS (2 << 4)
161 # define DP_VG_FACTOR_500US (3 << 4)
162 # define DP_VG_FACTOR_200US (4 << 4)
163 # define DP_VG_FACTOR_100US (5 << 4)
165 #define DP_AUD_DEC_LAT0 0x024
166 #define DP_AUD_DEC_LAT1 0x025
168 #define DP_AUD_PP_LAT0 0x026
169 #define DP_AUD_PP_LAT1 0x027
171 #define DP_VID_INTER_LAT 0x028
173 #define DP_VID_PROG_LAT 0x029
175 #define DP_REP_LAT 0x02a
177 #define DP_AUD_DEL_INS0 0x02b
178 #define DP_AUD_DEL_INS1 0x02c
179 #define DP_AUD_DEL_INS2 0x02d
180 /* End of AV_SYNC_DATA_BLOCK */
182 #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
183 # define DP_ALPM_CAP (1 << 0)
185 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
186 # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
188 #define DP_GUID 0x030 /* 1.2 */
190 #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
191 # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
193 #define DP_DSC_REV 0x061
194 # define DP_DSC_MAJOR_MASK (0xf << 0)
195 # define DP_DSC_MINOR_MASK (0xf << 4)
196 # define DP_DSC_MAJOR_SHIFT 0
197 # define DP_DSC_MINOR_SHIFT 4
199 #define DP_DSC_RC_BUF_BLK_SIZE 0x062
200 # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
201 # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
202 # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
203 # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
205 #define DP_DSC_RC_BUF_SIZE 0x063
207 #define DP_DSC_SLICE_CAP_1 0x064
208 # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
209 # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
210 # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
211 # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
212 # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
213 # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
214 # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
216 #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
217 # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
218 # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
219 # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
220 # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
221 # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
222 # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
223 # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
224 # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
225 # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
226 # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
228 #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
229 # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
231 #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
233 #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
235 #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
236 # define DP_DSC_RGB (1 << 0)
237 # define DP_DSC_YCbCr444 (1 << 1)
238 # define DP_DSC_YCbCr422_Simple (1 << 2)
239 # define DP_DSC_YCbCr422_Native (1 << 3)
240 # define DP_DSC_YCbCr420_Native (1 << 4)
242 #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
243 # define DP_DSC_8_BPC (1 << 1)
244 # define DP_DSC_10_BPC (1 << 2)
245 # define DP_DSC_12_BPC (1 << 3)
247 #define DP_DSC_PEAK_THROUGHPUT 0x06B
248 # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
249 # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
250 # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
251 # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
252 # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
253 # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
254 # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
255 # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
256 # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
257 # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
258 # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
259 # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
260 # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
261 # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
262 # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
263 # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
264 # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
265 # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
266 # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
267 # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
268 # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
269 # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
270 # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
271 # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
272 # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
273 # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
274 # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
275 # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
276 # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
277 # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
278 # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
279 # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
281 #define DP_DSC_MAX_SLICE_WIDTH 0x06C
283 #define DP_DSC_SLICE_CAP_2 0x06D
284 # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
285 # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
286 # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
288 #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
289 # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
290 # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
291 # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
292 # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
293 # define DP_DSC_BITS_PER_PIXEL_1 0x4
295 #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
296 # define DP_PSR_IS_SUPPORTED 1
297 # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
298 # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
300 #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
301 # define DP_PSR_NO_TRAIN_ON_EXIT 1
302 # define DP_PSR_SETUP_TIME_330 (0 << 1)
303 # define DP_PSR_SETUP_TIME_275 (1 << 1)
304 # define DP_PSR_SETUP_TIME_220 (2 << 1)
305 # define DP_PSR_SETUP_TIME_165 (3 << 1)
306 # define DP_PSR_SETUP_TIME_110 (4 << 1)
307 # define DP_PSR_SETUP_TIME_55 (5 << 1)
308 # define DP_PSR_SETUP_TIME_0 (6 << 1)
309 # define DP_PSR_SETUP_TIME_MASK (7 << 1)
310 # define DP_PSR_SETUP_TIME_SHIFT 1
311 # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
312 # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
314 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
315 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
316 * each port's descriptor is one byte wide. If it was set, each port's is
317 * four bytes wide, starting with the one byte from the base info. As of
318 * DP interop v1.1a only VGA defines additional detail.
322 #define DP_DOWNSTREAM_PORT_0 0x80
323 # define DP_DS_PORT_TYPE_MASK (7 << 0)
324 # define DP_DS_PORT_TYPE_DP 0
325 # define DP_DS_PORT_TYPE_VGA 1
326 # define DP_DS_PORT_TYPE_DVI 2
327 # define DP_DS_PORT_TYPE_HDMI 3
328 # define DP_DS_PORT_TYPE_NON_EDID 4
329 # define DP_DS_PORT_TYPE_DP_DUALMODE 5
330 # define DP_DS_PORT_TYPE_WIRELESS 6
331 # define DP_DS_PORT_HPD (1 << 3)
332 /* offset 1 for VGA is maximum megapixels per second / 8 */
334 # define DP_DS_MAX_BPC_MASK (3 << 0)
335 # define DP_DS_8BPC 0
336 # define DP_DS_10BPC 1
337 # define DP_DS_12BPC 2
338 # define DP_DS_16BPC 3
340 /* DP Forward error Correction Registers */
341 #define DP_FEC_CAPABILITY 0x090 /* 1.4 */
342 # define DP_FEC_CAPABLE (1 << 0)
343 # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
344 # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
345 # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
347 /* link configuration */
348 #define DP_LINK_BW_SET 0x100
349 # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
350 # define DP_LINK_BW_1_62 0x06
351 # define DP_LINK_BW_2_7 0x0a
352 # define DP_LINK_BW_5_4 0x14 /* 1.2 */
353 # define DP_LINK_BW_8_1 0x1e /* 1.4 */
355 #define DP_LANE_COUNT_SET 0x101
356 # define DP_LANE_COUNT_MASK 0x0f
357 # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
359 #define DP_TRAINING_PATTERN_SET 0x102
360 # define DP_TRAINING_PATTERN_DISABLE 0
361 # define DP_TRAINING_PATTERN_1 1
362 # define DP_TRAINING_PATTERN_2 2
363 # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
364 # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
365 # define DP_TRAINING_PATTERN_MASK 0x3
366 # define DP_TRAINING_PATTERN_MASK_1_4 0xf
368 /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
369 # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
370 # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
371 # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
372 # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
373 # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
375 # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
376 # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
378 # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
379 # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
380 # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
381 # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
383 #define DP_TRAINING_LANE0_SET 0x103
384 #define DP_TRAINING_LANE1_SET 0x104
385 #define DP_TRAINING_LANE2_SET 0x105
386 #define DP_TRAINING_LANE3_SET 0x106
388 # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
389 # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
390 # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
391 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
392 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
393 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
394 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
396 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
397 # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
398 # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
399 # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
400 # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
402 # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
403 # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
405 #define DP_DOWNSPREAD_CTRL 0x107
406 # define DP_SPREAD_AMP_0_5 (1 << 4)
407 # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
409 #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
410 # define DP_SET_ANSI_8B10B (1 << 0)
412 #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
413 /* bitmask as for DP_I2C_SPEED_CAP */
415 #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
416 # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
417 # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
418 # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
420 #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
421 #define DP_LINK_QUAL_LANE1_SET 0x10c
422 #define DP_LINK_QUAL_LANE2_SET 0x10d
423 #define DP_LINK_QUAL_LANE3_SET 0x10e
424 # define DP_LINK_QUAL_PATTERN_DISABLE 0
425 # define DP_LINK_QUAL_PATTERN_D10_2 1
426 # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
427 # define DP_LINK_QUAL_PATTERN_PRBS7 3
428 # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
429 # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
430 # define DP_LINK_QUAL_PATTERN_MASK 7
432 #define DP_TRAINING_LANE0_1_SET2 0x10f
433 #define DP_TRAINING_LANE2_3_SET2 0x110
434 # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
435 # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
436 # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
437 # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
439 #define DP_MSTM_CTRL 0x111 /* 1.2 */
440 # define DP_MST_EN (1 << 0)
441 # define DP_UP_REQ_EN (1 << 1)
442 # define DP_UPSTREAM_IS_SRC (1 << 2)
444 #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
445 #define DP_AUDIO_DELAY1 0x113
446 #define DP_AUDIO_DELAY2 0x114
448 #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
449 # define DP_LINK_RATE_SET_SHIFT 0
450 # define DP_LINK_RATE_SET_MASK (7 << 0)
452 #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
453 # define DP_ALPM_ENABLE (1 << 0)
454 # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
456 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
457 # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
458 # define DP_IRQ_HPD_ENABLE (1 << 1)
460 #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
461 # define DP_PWR_NOT_NEEDED (1 << 0)
463 #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
464 # define DP_FEC_READY (1 << 0)
465 # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
466 # define DP_FEC_ERR_COUNT_DIS (0 << 1)
467 # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
468 # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
469 # define DP_FEC_BIT_ERROR_COUNT (3 << 1)
470 # define DP_FEC_LANE_SELECT_MASK (3 << 4)
471 # define DP_FEC_LANE_0_SELECT (0 << 4)
472 # define DP_FEC_LANE_1_SELECT (1 << 4)
473 # define DP_FEC_LANE_2_SELECT (2 << 4)
474 # define DP_FEC_LANE_3_SELECT (3 << 4)
476 #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
477 # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
479 #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
481 #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
482 # define DP_PSR_ENABLE (1 << 0)
483 # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
484 # define DP_PSR_CRC_VERIFICATION (1 << 2)
485 # define DP_PSR_FRAME_CAPTURE (1 << 3)
486 # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
487 # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
488 # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
490 #define DP_ADAPTER_CTRL 0x1a0
491 # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
493 #define DP_BRANCH_DEVICE_CTRL 0x1a1
494 # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
496 #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
497 #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
498 #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
500 #define DP_SINK_COUNT 0x200
501 /* prior to 1.2 bit 7 was reserved mbz */
502 # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
503 # define DP_SINK_CP_READY (1 << 6)
505 #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
506 # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
507 # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
508 # define DP_CP_IRQ (1 << 2)
509 # define DP_MCCS_IRQ (1 << 3)
510 # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
511 # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
512 # define DP_SINK_SPECIFIC_IRQ (1 << 6)
514 #define DP_LANE0_1_STATUS 0x202
515 #define DP_LANE2_3_STATUS 0x203
516 # define DP_LANE_CR_DONE (1 << 0)
517 # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
518 # define DP_LANE_SYMBOL_LOCKED (1 << 2)
520 #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
521 DP_LANE_CHANNEL_EQ_DONE | \
522 DP_LANE_SYMBOL_LOCKED)
524 #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
526 #define DP_INTERLANE_ALIGN_DONE (1 << 0)
527 #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
528 #define DP_LINK_STATUS_UPDATED (1 << 7)
530 #define DP_SINK_STATUS 0x205
532 #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
533 #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
535 #define DP_ADJUST_REQUEST_LANE0_1 0x206
536 #define DP_ADJUST_REQUEST_LANE2_3 0x207
537 # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
538 # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
539 # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
540 # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
541 # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
542 # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
543 # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
544 # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
546 #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
548 #define DP_TEST_REQUEST 0x218
549 # define DP_TEST_LINK_TRAINING (1 << 0)
550 # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
551 # define DP_TEST_LINK_EDID_READ (1 << 2)
552 # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
553 # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
555 #define DP_TEST_LINK_RATE 0x219
556 # define DP_LINK_RATE_162 (0x6)
557 # define DP_LINK_RATE_27 (0xa)
559 #define DP_TEST_LANE_COUNT 0x220
561 #define DP_TEST_PATTERN 0x221
562 # define DP_NO_TEST_PATTERN 0x0
563 # define DP_COLOR_RAMP 0x1
564 # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
565 # define DP_COLOR_SQUARE 0x3
567 #define DP_TEST_H_TOTAL_HI 0x222
568 #define DP_TEST_H_TOTAL_LO 0x223
570 #define DP_TEST_V_TOTAL_HI 0x224
571 #define DP_TEST_V_TOTAL_LO 0x225
573 #define DP_TEST_H_START_HI 0x226
574 #define DP_TEST_H_START_LO 0x227
576 #define DP_TEST_V_START_HI 0x228
577 #define DP_TEST_V_START_LO 0x229
579 #define DP_TEST_HSYNC_HI 0x22A
580 # define DP_TEST_HSYNC_POLARITY (1 << 7)
581 # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
582 #define DP_TEST_HSYNC_WIDTH_LO 0x22B
584 #define DP_TEST_VSYNC_HI 0x22C
585 # define DP_TEST_VSYNC_POLARITY (1 << 7)
586 # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
587 #define DP_TEST_VSYNC_WIDTH_LO 0x22D
589 #define DP_TEST_H_WIDTH_HI 0x22E
590 #define DP_TEST_H_WIDTH_LO 0x22F
592 #define DP_TEST_V_HEIGHT_HI 0x230
593 #define DP_TEST_V_HEIGHT_LO 0x231
595 #define DP_TEST_MISC0 0x232
596 # define DP_TEST_SYNC_CLOCK (1 << 0)
597 # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
598 # define DP_TEST_COLOR_FORMAT_SHIFT 1
599 # define DP_COLOR_FORMAT_RGB (0 << 1)
600 # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
601 # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
602 # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
603 # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
604 # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
605 # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
606 # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
607 # define DP_TEST_BIT_DEPTH_SHIFT 5
608 # define DP_TEST_BIT_DEPTH_6 (0 << 5)
609 # define DP_TEST_BIT_DEPTH_8 (1 << 5)
610 # define DP_TEST_BIT_DEPTH_10 (2 << 5)
611 # define DP_TEST_BIT_DEPTH_12 (3 << 5)
612 # define DP_TEST_BIT_DEPTH_16 (4 << 5)
614 #define DP_TEST_MISC1 0x233
615 # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
616 # define DP_TEST_INTERLACED (1 << 1)
618 #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
620 #define DP_TEST_MISC0 0x232
622 #define DP_TEST_CRC_R_CR 0x240
623 #define DP_TEST_CRC_G_Y 0x242
624 #define DP_TEST_CRC_B_CB 0x244
626 #define DP_TEST_SINK_MISC 0x246
627 # define DP_TEST_CRC_SUPPORTED (1 << 5)
628 # define DP_TEST_COUNT_MASK 0xf
630 #define DP_TEST_PHY_PATTERN 0x248
631 #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
632 #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
633 #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
634 #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
635 #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
636 #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
637 #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
638 #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
639 #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
640 #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
642 #define DP_TEST_RESPONSE 0x260
643 # define DP_TEST_ACK (1 << 0)
644 # define DP_TEST_NAK (1 << 1)
645 # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
647 #define DP_TEST_EDID_CHECKSUM 0x261
649 #define DP_TEST_SINK 0x270
650 # define DP_TEST_SINK_START (1 << 0)
652 #define DP_FEC_STATUS 0x280 /* 1.4 */
653 # define DP_FEC_DECODE_EN_DETECTED (1 << 0)
654 # define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
656 #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
658 #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
659 # define DP_FEC_ERROR_COUNT_MASK 0x7F
660 # define DP_FEC_ERR_COUNT_VALID (1 << 7)
662 #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
663 # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
664 # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
666 #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
667 /* up to ID_SLOT_63 at 0x2ff */
669 #define DP_SOURCE_OUI 0x300
670 #define DP_SINK_OUI 0x400
671 #define DP_BRANCH_OUI 0x500
672 #define DP_BRANCH_ID 0x503
673 #define DP_BRANCH_REVISION_START 0x509
674 #define DP_BRANCH_HW_REV 0x509
675 #define DP_BRANCH_SW_REV 0x50A
677 #define DP_SET_POWER 0x600
678 # define DP_SET_POWER_D0 0x1
679 # define DP_SET_POWER_D3 0x2
680 # define DP_SET_POWER_MASK 0x3
681 # define DP_SET_POWER_D3_AUX_ON 0x5
683 #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
684 # define DP_EDP_11 0x00
685 # define DP_EDP_12 0x01
686 # define DP_EDP_13 0x02
687 # define DP_EDP_14 0x03
689 #define DP_EDP_GENERAL_CAP_1 0x701
690 # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
691 # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
692 # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
693 # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
694 # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
695 # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
696 # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
697 # define DP_EDP_SET_POWER_CAP (1 << 7)
699 #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
700 # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
701 # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
702 # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
703 # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
704 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
705 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
706 # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
707 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
709 #define DP_EDP_GENERAL_CAP_2 0x703
710 # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
712 #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
713 # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
714 # define DP_EDP_X_REGION_CAP_SHIFT 0
715 # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
716 # define DP_EDP_Y_REGION_CAP_SHIFT 4
718 #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
719 # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
720 # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
721 # define DP_EDP_FRC_ENABLE (1 << 2)
722 # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
723 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
725 #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
726 # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
727 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
728 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
729 # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
730 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
731 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
732 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
733 # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
734 # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
735 # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
737 #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
738 #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
740 #define DP_EDP_PWMGEN_BIT_COUNT 0x724
741 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
742 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
743 # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
745 #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
747 #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
748 # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
750 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
751 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
752 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
754 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
755 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
756 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
758 #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
759 #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
761 #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
762 #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
764 #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
765 #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
766 #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
767 #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
769 #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
771 # define DP_SINK_COUNT_CP_READY (1 << 6)
773 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
775 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
776 # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
777 # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
778 # define DP_CEC_IRQ (1 << 2)
780 #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
782 #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
783 # define DP_PSR_LINK_CRC_ERROR (1 << 0)
784 # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
785 # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
787 #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
788 # define DP_PSR_CAPS_CHANGE (1 << 0)
790 #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
791 # define DP_PSR_SINK_INACTIVE 0
792 # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
793 # define DP_PSR_SINK_ACTIVE_RFB 2
794 # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
795 # define DP_PSR_SINK_ACTIVE_RESYNC 4
796 # define DP_PSR_SINK_INTERNAL_ERROR 7
797 # define DP_PSR_SINK_STATE_MASK 0x07
799 #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
800 # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
801 # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
802 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
803 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
805 #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
806 # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
807 # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
808 # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
809 # define DP_SU_VALID (1 << 3) /* eDP 1.4 */
810 # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
811 # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
812 # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
814 #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
815 # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
817 #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
818 #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
819 #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
820 #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
822 #define DP_DP13_DPCD_REV 0x2200
823 #define DP_DP13_MAX_LINK_RATE 0x2201
825 #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
826 # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
827 # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
828 # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
829 # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
830 # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
831 # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
832 # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
833 # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
835 /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
836 #define DP_CEC_TUNNELING_CAPABILITY 0x3000
837 # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
838 # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
839 # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
841 #define DP_CEC_TUNNELING_CONTROL 0x3001
842 # define DP_CEC_TUNNELING_ENABLE (1 << 0)
843 # define DP_CEC_SNOOPING_ENABLE (1 << 1)
845 #define DP_CEC_RX_MESSAGE_INFO 0x3002
846 # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
847 # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
848 # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
849 # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
850 # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
851 # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
853 #define DP_CEC_TX_MESSAGE_INFO 0x3003
854 # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
855 # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
856 # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
857 # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
858 # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
860 #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
861 # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
862 # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
863 # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
864 # define DP_CEC_TX_LINE_ERROR (1 << 5)
865 # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
866 # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
868 #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
869 # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
870 # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
871 # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
872 # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
873 # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
874 # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
875 # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
876 # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
877 #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
878 # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
879 # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
880 # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
881 # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
882 # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
883 # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
884 # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
885 # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
887 #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
888 #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
889 #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
891 #define DP_AUX_HDCP_BKSV 0x68000
892 #define DP_AUX_HDCP_RI_PRIME 0x68005
893 #define DP_AUX_HDCP_AKSV 0x68007
894 #define DP_AUX_HDCP_AN 0x6800C
895 #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
896 #define DP_AUX_HDCP_BCAPS 0x68028
897 # define DP_BCAPS_REPEATER_PRESENT BIT(1)
898 # define DP_BCAPS_HDCP_CAPABLE BIT(0)
899 #define DP_AUX_HDCP_BSTATUS 0x68029
900 # define DP_BSTATUS_REAUTH_REQ BIT(3)
901 # define DP_BSTATUS_LINK_FAILURE BIT(2)
902 # define DP_BSTATUS_R0_PRIME_READY BIT(1)
903 # define DP_BSTATUS_READY BIT(0)
904 #define DP_AUX_HDCP_BINFO 0x6802A
905 #define DP_AUX_HDCP_KSV_FIFO 0x6802C
906 #define DP_AUX_HDCP_AINFO 0x6803B
908 /* DP 1.2 Sideband message defines */
909 /* peer device type - DP 1.2a Table 2-92 */
910 #define DP_PEER_DEVICE_NONE 0x0
911 #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
912 #define DP_PEER_DEVICE_MST_BRANCHING 0x2
913 #define DP_PEER_DEVICE_SST_SINK 0x3
914 #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
916 /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
917 #define DP_LINK_ADDRESS 0x01
918 #define DP_CONNECTION_STATUS_NOTIFY 0x02
919 #define DP_ENUM_PATH_RESOURCES 0x10
920 #define DP_ALLOCATE_PAYLOAD 0x11
921 #define DP_QUERY_PAYLOAD 0x12
922 #define DP_RESOURCE_STATUS_NOTIFY 0x13
923 #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
924 #define DP_REMOTE_DPCD_READ 0x20
925 #define DP_REMOTE_DPCD_WRITE 0x21
926 #define DP_REMOTE_I2C_READ 0x22
927 #define DP_REMOTE_I2C_WRITE 0x23
928 #define DP_POWER_UP_PHY 0x24
929 #define DP_POWER_DOWN_PHY 0x25
930 #define DP_SINK_EVENT_NOTIFY 0x30
931 #define DP_QUERY_STREAM_ENC_STATUS 0x38
933 /* DP 1.2 MST sideband nak reasons - table 2.84 */
934 #define DP_NAK_WRITE_FAILURE 0x01
935 #define DP_NAK_INVALID_READ 0x02
936 #define DP_NAK_CRC_FAILURE 0x03
937 #define DP_NAK_BAD_PARAM 0x04
938 #define DP_NAK_DEFER 0x05
939 #define DP_NAK_LINK_FAILURE 0x06
940 #define DP_NAK_NO_RESOURCES 0x07
941 #define DP_NAK_DPCD_FAIL 0x08
942 #define DP_NAK_I2C_NAK 0x09
943 #define DP_NAK_ALLOCATE_FAIL 0x0a
945 #define MODE_I2C_START 1
946 #define MODE_I2C_WRITE 2
947 #define MODE_I2C_READ 4
948 #define MODE_I2C_STOP 8
950 /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
951 #define DP_MST_PHYSICAL_PORT_0 0
952 #define DP_MST_LOGICAL_PORT_0 8
954 #define DP_LINK_STATUS_SIZE 6
955 bool drm_dp_channel_eq_ok(const u8 link_status
[DP_LINK_STATUS_SIZE
],
957 bool drm_dp_clock_recovery_ok(const u8 link_status
[DP_LINK_STATUS_SIZE
],
959 u8
drm_dp_get_adjust_request_voltage(const u8 link_status
[DP_LINK_STATUS_SIZE
],
961 u8
drm_dp_get_adjust_request_pre_emphasis(const u8 link_status
[DP_LINK_STATUS_SIZE
],
964 #define DP_BRANCH_OUI_HEADER_SIZE 0xc
965 #define DP_RECEIVER_CAP_SIZE 0xf
966 #define EDP_PSR_RECEIVER_CAP_SIZE 2
967 #define EDP_DISPLAY_CTL_CAP_SIZE 3
969 void drm_dp_link_train_clock_recovery_delay(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
]);
970 void drm_dp_link_train_channel_eq_delay(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
]);
972 u8
drm_dp_link_rate_to_bw_code(int link_rate
);
973 int drm_dp_bw_code_to_link_rate(u8 link_bw
);
975 #define DP_SDP_AUDIO_TIMESTAMP 0x01
976 #define DP_SDP_AUDIO_STREAM 0x02
977 #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
978 #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
979 #define DP_SDP_ISRC 0x06 /* DP 1.2 */
980 #define DP_SDP_VSC 0x07 /* DP 1.2 */
981 #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
982 #define DP_SDP_PPS 0x10 /* DP 1.4 */
983 #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
984 #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
985 /* 0x80+ CEA-861 infoframe types */
987 struct dp_sdp_header
{
988 u8 HB0
; /* Secondary Data Packet ID */
989 u8 HB1
; /* Secondary Data Packet Type */
990 u8 HB2
; /* Secondary Data Packet Specific header, Byte 0 */
991 u8 HB3
; /* Secondary Data packet Specific header, Byte 1 */
994 #define EDP_SDP_HEADER_REVISION_MASK 0x1F
995 #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
998 struct dp_sdp_header sdp_header
;
999 u8 DB0
; /* Stereo Interface */
1000 u8 DB1
; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
1001 u8 DB2
; /* CRC value bits 7:0 of the R or Cr component */
1002 u8 DB3
; /* CRC value bits 15:8 of the R or Cr component */
1003 u8 DB4
; /* CRC value bits 7:0 of the G or Y component */
1004 u8 DB5
; /* CRC value bits 15:8 of the G or Y component */
1005 u8 DB6
; /* CRC value bits 7:0 of the B or Cb component */
1006 u8 DB7
; /* CRC value bits 15:8 of the B or Cb component */
1007 u8 DB8_31
[24]; /* Reserved */
1010 #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1011 #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1012 #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1014 int drm_dp_psr_setup_time(const u8 psr_cap
[EDP_PSR_RECEIVER_CAP_SIZE
]);
1017 drm_dp_max_link_rate(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1019 return drm_dp_bw_code_to_link_rate(dpcd
[DP_MAX_LINK_RATE
]);
1023 drm_dp_max_lane_count(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1025 return dpcd
[DP_MAX_LANE_COUNT
] & DP_MAX_LANE_COUNT_MASK
;
1029 drm_dp_enhanced_frame_cap(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1031 return dpcd
[DP_DPCD_REV
] >= 0x11 &&
1032 (dpcd
[DP_MAX_LANE_COUNT
] & DP_ENHANCED_FRAME_CAP
);
1036 drm_dp_tps3_supported(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1038 return dpcd
[DP_DPCD_REV
] >= 0x12 &&
1039 dpcd
[DP_MAX_LANE_COUNT
] & DP_TPS3_SUPPORTED
;
1043 drm_dp_tps4_supported(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1045 return dpcd
[DP_DPCD_REV
] >= 0x14 &&
1046 dpcd
[DP_MAX_DOWNSPREAD
] & DP_TPS4_SUPPORTED
;
1050 drm_dp_training_pattern_mask(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1052 return (dpcd
[DP_DPCD_REV
] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4
:
1053 DP_TRAINING_PATTERN_MASK
;
1057 drm_dp_is_branch(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
])
1059 return dpcd
[DP_DOWNSTREAMPORT_PRESENT
] & DP_DWN_STRM_PORT_PRESENT
;
1063 * DisplayPort AUX channel
1067 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1068 * @address: address of the (first) register to access
1069 * @request: contains the type of transaction (see DP_AUX_* macros)
1070 * @reply: upon completion, contains the reply type of the transaction
1071 * @buffer: pointer to a transmission or reception buffer
1072 * @size: size of @buffer
1074 struct drm_dp_aux_msg
{
1075 unsigned int address
;
1086 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1087 * @lock: mutex protecting this struct
1088 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
1089 * @name: name of the CEC adapter
1090 * @parent: parent device of the CEC adapter
1091 * @unregister_work: unregister the CEC adapter
1093 struct drm_dp_aux_cec
{
1095 struct cec_adapter
*adap
;
1097 struct device
*parent
;
1098 struct delayed_work unregister_work
;
1102 * struct drm_dp_aux - DisplayPort AUX channel
1103 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
1104 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
1105 * @dev: pointer to struct device that is the parent for this AUX channel
1106 * @crtc: backpointer to the crtc that is currently using this AUX channel
1107 * @hw_mutex: internal mutex used for locking transfers
1108 * @crc_work: worker that captures CRCs for each frame
1109 * @crc_count: counter of captured frame CRCs
1110 * @transfer: transfers a message representing a single AUX transaction
1112 * The .dev field should be set to a pointer to the device that implements
1115 * The .name field may be used to specify the name of the I2C adapter. If set to
1116 * NULL, dev_name() of .dev will be used.
1118 * Drivers provide a hardware-specific implementation of how transactions
1119 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1120 * structure describing the transaction is passed into this function. Upon
1121 * success, the implementation should return the number of payload bytes
1122 * that were transferred, or a negative error-code on failure. Helpers
1123 * propagate errors from the .transfer() function, with the exception of
1124 * the -EBUSY error, which causes a transaction to be retried. On a short,
1125 * helpers will return -EPROTO to make it simpler to check for failure.
1127 * An AUX channel can also be used to transport I2C messages to a sink. A
1128 * typical application of that is to access an EDID that's present in the
1129 * sink device. The .transfer() function can also be used to execute such
1130 * transactions. The drm_dp_aux_register() function registers an I2C
1131 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1132 * should call drm_dp_aux_unregister() to remove the I2C adapter.
1133 * The I2C adapter uses long transfers by default; if a partial response is
1134 * received, the adapter will drop down to the size given by the partial
1135 * response for this transaction only.
1137 * Note that the aux helper code assumes that the .transfer() function
1138 * only modifies the reply field of the drm_dp_aux_msg structure. The
1139 * retry logic and i2c helpers assume this is the case.
1143 struct i2c_adapter ddc
;
1145 struct drm_crtc
*crtc
;
1146 struct mutex hw_mutex
;
1147 struct work_struct crc_work
;
1149 ssize_t (*transfer
)(struct drm_dp_aux
*aux
,
1150 struct drm_dp_aux_msg
*msg
);
1152 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1154 unsigned i2c_nack_count
;
1156 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1158 unsigned i2c_defer_count
;
1160 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1162 struct drm_dp_aux_cec cec
;
1165 ssize_t
drm_dp_dpcd_read(struct drm_dp_aux
*aux
, unsigned int offset
,
1166 void *buffer
, size_t size
);
1167 ssize_t
drm_dp_dpcd_write(struct drm_dp_aux
*aux
, unsigned int offset
,
1168 void *buffer
, size_t size
);
1171 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1172 * @aux: DisplayPort AUX channel
1173 * @offset: address of the register to read
1174 * @valuep: location where the value of the register will be stored
1176 * Returns the number of bytes transferred (1) on success, or a negative
1177 * error code on failure.
1179 static inline ssize_t
drm_dp_dpcd_readb(struct drm_dp_aux
*aux
,
1180 unsigned int offset
, u8
*valuep
)
1182 return drm_dp_dpcd_read(aux
, offset
, valuep
, 1);
1186 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1187 * @aux: DisplayPort AUX channel
1188 * @offset: address of the register to write
1189 * @value: value to write to the register
1191 * Returns the number of bytes transferred (1) on success, or a negative
1192 * error code on failure.
1194 static inline ssize_t
drm_dp_dpcd_writeb(struct drm_dp_aux
*aux
,
1195 unsigned int offset
, u8 value
)
1197 return drm_dp_dpcd_write(aux
, offset
, &value
, 1);
1200 int drm_dp_dpcd_read_link_status(struct drm_dp_aux
*aux
,
1201 u8 status
[DP_LINK_STATUS_SIZE
]);
1206 #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
1208 struct drm_dp_link
{
1209 unsigned char revision
;
1211 unsigned int num_lanes
;
1212 unsigned long capabilities
;
1215 int drm_dp_link_probe(struct drm_dp_aux
*aux
, struct drm_dp_link
*link
);
1216 int drm_dp_link_power_up(struct drm_dp_aux
*aux
, struct drm_dp_link
*link
);
1217 int drm_dp_link_power_down(struct drm_dp_aux
*aux
, struct drm_dp_link
*link
);
1218 int drm_dp_link_configure(struct drm_dp_aux
*aux
, struct drm_dp_link
*link
);
1219 int drm_dp_downstream_max_clock(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
],
1220 const u8 port_cap
[4]);
1221 int drm_dp_downstream_max_bpc(const u8 dpcd
[DP_RECEIVER_CAP_SIZE
],
1222 const u8 port_cap
[4]);
1223 int drm_dp_downstream_id(struct drm_dp_aux
*aux
, char id
[6]);
1224 void drm_dp_downstream_debug(struct seq_file
*m
, const u8 dpcd
[DP_RECEIVER_CAP_SIZE
],
1225 const u8 port_cap
[4], struct drm_dp_aux
*aux
);
1227 void drm_dp_aux_init(struct drm_dp_aux
*aux
);
1228 int drm_dp_aux_register(struct drm_dp_aux
*aux
);
1229 void drm_dp_aux_unregister(struct drm_dp_aux
*aux
);
1231 int drm_dp_start_crc(struct drm_dp_aux
*aux
, struct drm_crtc
*crtc
);
1232 int drm_dp_stop_crc(struct drm_dp_aux
*aux
);
1234 struct drm_dp_dpcd_ident
{
1243 * struct drm_dp_desc - DP branch/sink device descriptor
1244 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
1245 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
1247 struct drm_dp_desc
{
1248 struct drm_dp_dpcd_ident ident
;
1252 int drm_dp_read_desc(struct drm_dp_aux
*aux
, struct drm_dp_desc
*desc
,
1256 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1258 * Display Port sink and branch devices in the wild have a variety of bugs, try
1259 * to collect them here. The quirks are shared, but it's up to the drivers to
1260 * implement workarounds for them.
1264 * @DP_DPCD_QUIRK_CONSTANT_N:
1266 * The device requires main link attributes Mvid and Nvid to be limited
1267 * to 16 bits. So will give a constant value (0x8000) for compatability.
1269 DP_DPCD_QUIRK_CONSTANT_N
,
1273 * drm_dp_has_quirk() - does the DP device have a specific quirk
1274 * @desc: Device decriptor filled by drm_dp_read_desc()
1275 * @quirk: Quirk to query for
1277 * Return true if DP device identified by @desc has @quirk.
1280 drm_dp_has_quirk(const struct drm_dp_desc
*desc
, enum drm_dp_quirk quirk
)
1282 return desc
->quirks
& BIT(quirk
);
1285 #ifdef CONFIG_DRM_DP_CEC
1286 void drm_dp_cec_irq(struct drm_dp_aux
*aux
);
1287 void drm_dp_cec_register_connector(struct drm_dp_aux
*aux
, const char *name
,
1288 struct device
*parent
);
1289 void drm_dp_cec_unregister_connector(struct drm_dp_aux
*aux
);
1290 void drm_dp_cec_set_edid(struct drm_dp_aux
*aux
, const struct edid
*edid
);
1291 void drm_dp_cec_unset_edid(struct drm_dp_aux
*aux
);
1293 static inline void drm_dp_cec_irq(struct drm_dp_aux
*aux
)
1297 static inline void drm_dp_cec_register_connector(struct drm_dp_aux
*aux
,
1299 struct device
*parent
)
1303 static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux
*aux
)
1307 static inline void drm_dp_cec_set_edid(struct drm_dp_aux
*aux
,
1308 const struct edid
*edid
)
1312 static inline void drm_dp_cec_unset_edid(struct drm_dp_aux
*aux
)
1318 #endif /* _DRM_DP_HELPER_H_ */