2 * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 #include <linux/delay.h>
16 #include <linux/mailbox_client.h>
17 #include <linux/module.h>
19 #include <linux/phy/phy.h>
20 #include <linux/platform_device.h>
21 #include <linux/regulator/consumer.h>
22 #include <linux/reset.h>
23 #include <linux/slab.h>
25 #include <soc/tegra/fuse.h>
29 #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) ((x) ? 15 : 0)
30 #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK 0x3f
31 #define FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT 13
32 #define FUSE_SKU_CALIB_HS_IREF_CAP_MASK 0x3
33 #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT 11
34 #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK 0x3
35 #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT 7
36 #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK 0xf
38 #define XUSB_PADCTL_USB2_PORT_CAP 0x008
39 #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(x) ((x) * 4)
40 #define XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK 0x3
41 #define XUSB_PADCTL_USB2_PORT_CAP_DISABLED 0x0
42 #define XUSB_PADCTL_USB2_PORT_CAP_HOST 0x1
43 #define XUSB_PADCTL_USB2_PORT_CAP_DEVICE 0x2
44 #define XUSB_PADCTL_USB2_PORT_CAP_OTG 0x3
46 #define XUSB_PADCTL_SS_PORT_MAP 0x014
47 #define XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(x) (1 << (((x) * 4) + 3))
48 #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_SHIFT(x) ((x) * 4)
49 #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(x) (0x7 << ((x) * 4))
50 #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(x, v) (((v) & 0x7) << ((x) * 4))
51 #define XUSB_PADCTL_SS_PORT_MAP_PORT_MAP_MASK 0x7
53 #define XUSB_PADCTL_ELPG_PROGRAM 0x01c
54 #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 26)
55 #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 25)
56 #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 24)
57 #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(x) (1 << (18 + (x) * 4))
58 #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(x) \
60 #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(x) (1 << (16 + (x) * 4))
62 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1 0x040
63 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET (1 << 19)
64 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK (0xf << 12)
65 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST (1 << 1)
67 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2 0x044
68 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN (1 << 6)
69 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN (1 << 5)
70 #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL (1 << 4)
72 #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(x) (0x058 + (x) * 4)
73 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT 24
74 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK 0xff
75 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL 0x24
76 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT 16
77 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK 0x3f
78 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT 8
79 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK 0x3f
80 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT 8
81 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK 0xffff
82 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL 0xf070
83 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT 4
84 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK 0xf
85 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL 0xf
87 #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(x) (0x068 + (x) * 4)
88 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT 24
89 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK 0x1f
90 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT 16
91 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK 0x7f
92 #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL 0x002008ee
94 #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(x) ((x) < 2 ? 0x078 + (x) * 4 : \
96 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT 28
97 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK 0x3
98 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL 0x1
100 #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(x) ((x) < 2 ? 0x090 + (x) * 4 : \
102 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN (1 << 8)
104 #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(x) ((x) < 2 ? 0x098 + (x) * 4 : \
106 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT 24
107 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK 0x3f
108 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK 0x1f
109 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK 0x7f
110 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT 16
111 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK 0xff
112 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z 0x21
113 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP 0x32
114 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP 0x33
115 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z 0x48
116 #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z 0xa1
118 #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x0a0 + (x) * 4)
119 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI (1 << 21)
120 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 (1 << 20)
121 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD (1 << 19)
122 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT 14
123 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK 0x3
124 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(x) ((x) ? 0x0 : 0x3)
125 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT 6
126 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK 0x3f
127 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL 0x0e
128 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT 0
129 #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK 0x3f
131 #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x0ac + (x) * 4)
132 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT 9
133 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK 0x3
134 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT 3
135 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK 0x7
136 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR (1 << 2)
137 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP (1 << 1)
138 #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP (1 << 0)
140 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x0b8
141 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD (1 << 12)
142 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT 2
143 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK 0x7
144 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL 0x5
145 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT 0
146 #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK 0x3
148 #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x0c0 + (x) * 4)
149 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT 12
150 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK 0x7
151 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT 8
152 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK 0x7
153 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT 4
154 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK 0x7
155 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT 0
156 #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK 0x7
158 #define XUSB_PADCTL_HSIC_PADX_CTL1(x) (0x0c8 + (x) * 4)
159 #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE (1 << 10)
160 #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA (1 << 9)
161 #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE (1 << 8)
162 #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA (1 << 7)
163 #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI (1 << 5)
164 #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX (1 << 4)
165 #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX (1 << 3)
166 #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX (1 << 2)
167 #define XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN (1 << 0)
169 #define XUSB_PADCTL_HSIC_PADX_CTL2(x) (0x0d0 + (x) * 4)
170 #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT 4
171 #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK 0x7
172 #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT 0
173 #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK 0x7
175 #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL 0x0e0
176 #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL_STRB_TRIM_MASK 0x1f
178 #define XUSB_PADCTL_USB3_PAD_MUX 0x134
179 #define XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(x) (1 << (1 + (x)))
180 #define XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(x) (1 << (6 + (x)))
182 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1 0x138
183 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET (1 << 27)
184 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE (1 << 24)
185 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT 20
186 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK 0x3
187 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD (1 << 3)
188 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST (1 << 1)
189 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ (1 << 0)
191 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2 0x13c
192 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT 20
193 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK 0xf
194 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT 16
195 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK 0xf
196 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN (1 << 12)
197 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL (1 << 4)
198 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT 0
199 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK 0x7
201 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3 0x140
202 #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS (1 << 7)
204 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1 0x148
205 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD (1 << 1)
206 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ (1 << 0)
208 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2 0x14c
210 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5 0x158
212 #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6 0x15c
214 struct tegra124_xusb_fuse_calibration
{
215 u32 hs_curr_level
[3];
217 u32 hs_term_range_adj
;
218 u32 hs_squelch_level
;
221 struct tegra124_xusb_padctl
{
222 struct tegra_xusb_padctl base
;
224 struct tegra124_xusb_fuse_calibration fuse
;
227 static inline struct tegra124_xusb_padctl
*
228 to_tegra124_xusb_padctl(struct tegra_xusb_padctl
*padctl
)
230 return container_of(padctl
, struct tegra124_xusb_padctl
, base
);
233 static int tegra124_xusb_padctl_enable(struct tegra_xusb_padctl
*padctl
)
237 mutex_lock(&padctl
->lock
);
239 if (padctl
->enable
++ > 0)
242 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
243 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN
;
244 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
246 usleep_range(100, 200);
248 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
249 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY
;
250 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
252 usleep_range(100, 200);
254 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
255 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN
;
256 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
259 mutex_unlock(&padctl
->lock
);
263 static int tegra124_xusb_padctl_disable(struct tegra_xusb_padctl
*padctl
)
267 mutex_lock(&padctl
->lock
);
269 if (WARN_ON(padctl
->enable
== 0))
272 if (--padctl
->enable
> 0)
275 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
276 value
|= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN
;
277 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
279 usleep_range(100, 200);
281 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
282 value
|= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY
;
283 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
285 usleep_range(100, 200);
287 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
288 value
|= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN
;
289 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
292 mutex_unlock(&padctl
->lock
);
296 static int tegra124_usb3_save_context(struct tegra_xusb_padctl
*padctl
,
299 struct tegra_xusb_usb3_port
*port
;
300 struct tegra_xusb_lane
*lane
;
303 port
= tegra_xusb_find_usb3_port(padctl
, index
);
307 port
->context_saved
= true;
308 lane
= port
->base
.lane
;
310 if (lane
->pad
== padctl
->pcie
)
311 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(lane
->index
);
313 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6
;
315 value
= padctl_readl(padctl
, offset
);
316 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK
<<
317 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
);
318 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP
<<
319 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
;
320 padctl_writel(padctl
, value
, offset
);
322 value
= padctl_readl(padctl
, offset
) >>
323 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT
;
324 port
->tap1
= value
& XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK
;
326 value
= padctl_readl(padctl
, offset
);
327 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK
<<
328 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
);
329 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP
<<
330 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
;
331 padctl_writel(padctl
, value
, offset
);
333 value
= padctl_readl(padctl
, offset
) >>
334 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT
;
335 port
->amp
= value
& XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK
;
337 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index
));
338 value
&= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK
<<
339 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT
) |
340 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK
<<
341 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT
));
342 value
|= (port
->tap1
<<
343 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT
) |
345 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT
);
346 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index
));
348 value
= padctl_readl(padctl
, offset
);
349 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK
<<
350 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
);
351 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z
<<
352 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
;
353 padctl_writel(padctl
, value
, offset
);
355 value
= padctl_readl(padctl
, offset
);
356 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK
<<
357 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
);
358 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z
<<
359 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
;
360 padctl_writel(padctl
, value
, offset
);
362 value
= padctl_readl(padctl
, offset
) >>
363 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT
;
364 port
->ctle_g
= value
&
365 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK
;
367 value
= padctl_readl(padctl
, offset
);
368 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK
<<
369 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
);
370 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z
<<
371 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT
;
372 padctl_writel(padctl
, value
, offset
);
374 value
= padctl_readl(padctl
, offset
) >>
375 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT
;
376 port
->ctle_z
= value
&
377 XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK
;
379 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index
));
380 value
&= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK
<<
381 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT
) |
382 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK
<<
383 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT
));
384 value
|= (port
->ctle_g
<<
385 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT
) |
387 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT
);
388 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index
));
393 static int tegra124_hsic_set_idle(struct tegra_xusb_padctl
*padctl
,
394 unsigned int index
, bool idle
)
398 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
401 value
|= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA
|
402 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE
;
404 value
&= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA
|
405 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE
);
407 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
412 #define TEGRA124_LANE(_name, _offset, _shift, _mask, _type) \
418 .num_funcs = ARRAY_SIZE(tegra124_##_type##_functions), \
419 .funcs = tegra124_##_type##_functions, \
422 static const char * const tegra124_usb2_functions
[] = {
428 static const struct tegra_xusb_lane_soc tegra124_usb2_lanes
[] = {
429 TEGRA124_LANE("usb2-0", 0x004, 0, 0x3, usb2
),
430 TEGRA124_LANE("usb2-1", 0x004, 2, 0x3, usb2
),
431 TEGRA124_LANE("usb2-2", 0x004, 4, 0x3, usb2
),
434 static struct tegra_xusb_lane
*
435 tegra124_usb2_lane_probe(struct tegra_xusb_pad
*pad
, struct device_node
*np
,
438 struct tegra_xusb_usb2_lane
*usb2
;
441 usb2
= kzalloc(sizeof(*usb2
), GFP_KERNEL
);
443 return ERR_PTR(-ENOMEM
);
445 INIT_LIST_HEAD(&usb2
->base
.list
);
446 usb2
->base
.soc
= &pad
->soc
->lanes
[index
];
447 usb2
->base
.index
= index
;
448 usb2
->base
.pad
= pad
;
451 err
= tegra_xusb_lane_parse_dt(&usb2
->base
, np
);
460 static void tegra124_usb2_lane_remove(struct tegra_xusb_lane
*lane
)
462 struct tegra_xusb_usb2_lane
*usb2
= to_usb2_lane(lane
);
467 static const struct tegra_xusb_lane_ops tegra124_usb2_lane_ops
= {
468 .probe
= tegra124_usb2_lane_probe
,
469 .remove
= tegra124_usb2_lane_remove
,
472 static int tegra124_usb2_phy_init(struct phy
*phy
)
474 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
476 return tegra124_xusb_padctl_enable(lane
->pad
->padctl
);
479 static int tegra124_usb2_phy_exit(struct phy
*phy
)
481 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
483 return tegra124_xusb_padctl_disable(lane
->pad
->padctl
);
486 static int tegra124_usb2_phy_power_on(struct phy
*phy
)
488 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
489 struct tegra_xusb_usb2_lane
*usb2
= to_usb2_lane(lane
);
490 struct tegra_xusb_usb2_pad
*pad
= to_usb2_pad(lane
->pad
);
491 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
492 struct tegra124_xusb_padctl
*priv
;
493 struct tegra_xusb_usb2_port
*port
;
494 unsigned int index
= lane
->index
;
498 port
= tegra_xusb_find_usb2_port(padctl
, index
);
500 dev_err(&phy
->dev
, "no port found for USB2 lane %u\n", index
);
504 priv
= to_tegra124_xusb_padctl(padctl
);
506 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
507 value
&= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK
<<
508 XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT
) |
509 (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK
<<
510 XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT
));
511 value
|= (priv
->fuse
.hs_squelch_level
<<
512 XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT
) |
513 (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL
<<
514 XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT
);
515 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
517 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_PORT_CAP
);
518 value
&= ~(XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK
<<
519 XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index
));
520 value
|= XUSB_PADCTL_USB2_PORT_CAP_HOST
<<
521 XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index
);
522 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_PORT_CAP
);
524 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index
));
525 value
&= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK
<<
526 XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT
) |
527 (XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK
<<
528 XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT
) |
529 (XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK
<<
530 XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT
) |
531 XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD
|
532 XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2
|
533 XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI
);
534 value
|= (priv
->fuse
.hs_curr_level
[index
] +
535 usb2
->hs_curr_level_offset
) <<
536 XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT
;
537 value
|= XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL
<<
538 XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT
;
539 value
|= XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(index
) <<
540 XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT
;
541 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index
));
543 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index
));
544 value
&= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK
<<
545 XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT
) |
546 (XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK
<<
547 XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT
) |
548 XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR
|
549 XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP
|
550 XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP
);
551 value
|= (priv
->fuse
.hs_term_range_adj
<<
552 XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT
) |
553 (priv
->fuse
.hs_iref_cap
<<
554 XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT
);
555 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index
));
557 err
= regulator_enable(port
->supply
);
561 mutex_lock(&pad
->lock
);
563 if (pad
->enable
++ > 0)
566 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
567 value
&= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD
;
568 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
571 mutex_unlock(&pad
->lock
);
575 static int tegra124_usb2_phy_power_off(struct phy
*phy
)
577 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
578 struct tegra_xusb_usb2_pad
*pad
= to_usb2_pad(lane
->pad
);
579 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
580 struct tegra_xusb_usb2_port
*port
;
583 port
= tegra_xusb_find_usb2_port(padctl
, lane
->index
);
585 dev_err(&phy
->dev
, "no port found for USB2 lane %u\n",
590 mutex_lock(&pad
->lock
);
592 if (WARN_ON(pad
->enable
== 0))
595 if (--pad
->enable
> 0)
598 value
= padctl_readl(padctl
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
599 value
|= XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD
;
600 padctl_writel(padctl
, value
, XUSB_PADCTL_USB2_BIAS_PAD_CTL0
);
603 regulator_disable(port
->supply
);
604 mutex_unlock(&pad
->lock
);
608 static const struct phy_ops tegra124_usb2_phy_ops
= {
609 .init
= tegra124_usb2_phy_init
,
610 .exit
= tegra124_usb2_phy_exit
,
611 .power_on
= tegra124_usb2_phy_power_on
,
612 .power_off
= tegra124_usb2_phy_power_off
,
613 .owner
= THIS_MODULE
,
616 static struct tegra_xusb_pad
*
617 tegra124_usb2_pad_probe(struct tegra_xusb_padctl
*padctl
,
618 const struct tegra_xusb_pad_soc
*soc
,
619 struct device_node
*np
)
621 struct tegra_xusb_usb2_pad
*usb2
;
622 struct tegra_xusb_pad
*pad
;
625 usb2
= kzalloc(sizeof(*usb2
), GFP_KERNEL
);
627 return ERR_PTR(-ENOMEM
);
629 mutex_init(&usb2
->lock
);
632 pad
->ops
= &tegra124_usb2_lane_ops
;
635 err
= tegra_xusb_pad_init(pad
, padctl
, np
);
641 err
= tegra_xusb_pad_register(pad
, &tegra124_usb2_phy_ops
);
645 dev_set_drvdata(&pad
->dev
, pad
);
650 device_unregister(&pad
->dev
);
655 static void tegra124_usb2_pad_remove(struct tegra_xusb_pad
*pad
)
657 struct tegra_xusb_usb2_pad
*usb2
= to_usb2_pad(pad
);
662 static const struct tegra_xusb_pad_ops tegra124_usb2_ops
= {
663 .probe
= tegra124_usb2_pad_probe
,
664 .remove
= tegra124_usb2_pad_remove
,
667 static const struct tegra_xusb_pad_soc tegra124_usb2_pad
= {
669 .num_lanes
= ARRAY_SIZE(tegra124_usb2_lanes
),
670 .lanes
= tegra124_usb2_lanes
,
671 .ops
= &tegra124_usb2_ops
,
674 static const char * const tegra124_ulpi_functions
[] = {
679 static const struct tegra_xusb_lane_soc tegra124_ulpi_lanes
[] = {
680 TEGRA124_LANE("ulpi-0", 0x004, 12, 0x1, ulpi
),
683 static struct tegra_xusb_lane
*
684 tegra124_ulpi_lane_probe(struct tegra_xusb_pad
*pad
, struct device_node
*np
,
687 struct tegra_xusb_ulpi_lane
*ulpi
;
690 ulpi
= kzalloc(sizeof(*ulpi
), GFP_KERNEL
);
692 return ERR_PTR(-ENOMEM
);
694 INIT_LIST_HEAD(&ulpi
->base
.list
);
695 ulpi
->base
.soc
= &pad
->soc
->lanes
[index
];
696 ulpi
->base
.index
= index
;
697 ulpi
->base
.pad
= pad
;
700 err
= tegra_xusb_lane_parse_dt(&ulpi
->base
, np
);
709 static void tegra124_ulpi_lane_remove(struct tegra_xusb_lane
*lane
)
711 struct tegra_xusb_ulpi_lane
*ulpi
= to_ulpi_lane(lane
);
716 static const struct tegra_xusb_lane_ops tegra124_ulpi_lane_ops
= {
717 .probe
= tegra124_ulpi_lane_probe
,
718 .remove
= tegra124_ulpi_lane_remove
,
721 static int tegra124_ulpi_phy_init(struct phy
*phy
)
723 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
725 return tegra124_xusb_padctl_enable(lane
->pad
->padctl
);
728 static int tegra124_ulpi_phy_exit(struct phy
*phy
)
730 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
732 return tegra124_xusb_padctl_disable(lane
->pad
->padctl
);
735 static int tegra124_ulpi_phy_power_on(struct phy
*phy
)
740 static int tegra124_ulpi_phy_power_off(struct phy
*phy
)
745 static const struct phy_ops tegra124_ulpi_phy_ops
= {
746 .init
= tegra124_ulpi_phy_init
,
747 .exit
= tegra124_ulpi_phy_exit
,
748 .power_on
= tegra124_ulpi_phy_power_on
,
749 .power_off
= tegra124_ulpi_phy_power_off
,
750 .owner
= THIS_MODULE
,
753 static struct tegra_xusb_pad
*
754 tegra124_ulpi_pad_probe(struct tegra_xusb_padctl
*padctl
,
755 const struct tegra_xusb_pad_soc
*soc
,
756 struct device_node
*np
)
758 struct tegra_xusb_ulpi_pad
*ulpi
;
759 struct tegra_xusb_pad
*pad
;
762 ulpi
= kzalloc(sizeof(*ulpi
), GFP_KERNEL
);
764 return ERR_PTR(-ENOMEM
);
767 pad
->ops
= &tegra124_ulpi_lane_ops
;
770 err
= tegra_xusb_pad_init(pad
, padctl
, np
);
776 err
= tegra_xusb_pad_register(pad
, &tegra124_ulpi_phy_ops
);
780 dev_set_drvdata(&pad
->dev
, pad
);
785 device_unregister(&pad
->dev
);
790 static void tegra124_ulpi_pad_remove(struct tegra_xusb_pad
*pad
)
792 struct tegra_xusb_ulpi_pad
*ulpi
= to_ulpi_pad(pad
);
797 static const struct tegra_xusb_pad_ops tegra124_ulpi_ops
= {
798 .probe
= tegra124_ulpi_pad_probe
,
799 .remove
= tegra124_ulpi_pad_remove
,
802 static const struct tegra_xusb_pad_soc tegra124_ulpi_pad
= {
804 .num_lanes
= ARRAY_SIZE(tegra124_ulpi_lanes
),
805 .lanes
= tegra124_ulpi_lanes
,
806 .ops
= &tegra124_ulpi_ops
,
809 static const char * const tegra124_hsic_functions
[] = {
814 static const struct tegra_xusb_lane_soc tegra124_hsic_lanes
[] = {
815 TEGRA124_LANE("hsic-0", 0x004, 14, 0x1, hsic
),
816 TEGRA124_LANE("hsic-1", 0x004, 15, 0x1, hsic
),
819 static struct tegra_xusb_lane
*
820 tegra124_hsic_lane_probe(struct tegra_xusb_pad
*pad
, struct device_node
*np
,
823 struct tegra_xusb_hsic_lane
*hsic
;
826 hsic
= kzalloc(sizeof(*hsic
), GFP_KERNEL
);
828 return ERR_PTR(-ENOMEM
);
830 INIT_LIST_HEAD(&hsic
->base
.list
);
831 hsic
->base
.soc
= &pad
->soc
->lanes
[index
];
832 hsic
->base
.index
= index
;
833 hsic
->base
.pad
= pad
;
836 err
= tegra_xusb_lane_parse_dt(&hsic
->base
, np
);
845 static void tegra124_hsic_lane_remove(struct tegra_xusb_lane
*lane
)
847 struct tegra_xusb_hsic_lane
*hsic
= to_hsic_lane(lane
);
852 static const struct tegra_xusb_lane_ops tegra124_hsic_lane_ops
= {
853 .probe
= tegra124_hsic_lane_probe
,
854 .remove
= tegra124_hsic_lane_remove
,
857 static int tegra124_hsic_phy_init(struct phy
*phy
)
859 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
861 return tegra124_xusb_padctl_enable(lane
->pad
->padctl
);
864 static int tegra124_hsic_phy_exit(struct phy
*phy
)
866 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
868 return tegra124_xusb_padctl_disable(lane
->pad
->padctl
);
871 static int tegra124_hsic_phy_power_on(struct phy
*phy
)
873 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
874 struct tegra_xusb_hsic_lane
*hsic
= to_hsic_lane(lane
);
875 struct tegra_xusb_hsic_pad
*pad
= to_hsic_pad(lane
->pad
);
876 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
877 unsigned int index
= lane
->index
;
881 err
= regulator_enable(pad
->supply
);
885 padctl_writel(padctl
, hsic
->strobe_trim
,
886 XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL
);
888 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
891 value
|= XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN
;
893 value
&= ~XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN
;
895 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
897 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL0(index
));
898 value
&= ~((XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK
<<
899 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT
) |
900 (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK
<<
901 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT
) |
902 (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK
<<
903 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT
) |
904 (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK
<<
905 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT
));
906 value
|= (hsic
->tx_rtune_n
<<
907 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT
) |
909 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT
) |
911 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT
) |
913 XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT
);
914 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL0(index
));
916 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL2(index
));
917 value
&= ~((XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK
<<
918 XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT
) |
919 (XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK
<<
920 XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT
));
921 value
|= (hsic
->rx_strobe_trim
<<
922 XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT
) |
923 (hsic
->rx_data_trim
<<
924 XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT
);
925 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL2(index
));
927 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
928 value
&= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE
|
929 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA
|
930 XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX
|
931 XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI
|
932 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX
|
933 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX
);
934 value
|= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA
|
935 XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE
;
936 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
941 static int tegra124_hsic_phy_power_off(struct phy
*phy
)
943 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
944 struct tegra_xusb_hsic_pad
*pad
= to_hsic_pad(lane
->pad
);
945 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
946 unsigned int index
= lane
->index
;
949 value
= padctl_readl(padctl
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
950 value
|= XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX
|
951 XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI
|
952 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX
|
953 XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX
;
954 padctl_writel(padctl
, value
, XUSB_PADCTL_HSIC_PADX_CTL1(index
));
956 regulator_disable(pad
->supply
);
961 static const struct phy_ops tegra124_hsic_phy_ops
= {
962 .init
= tegra124_hsic_phy_init
,
963 .exit
= tegra124_hsic_phy_exit
,
964 .power_on
= tegra124_hsic_phy_power_on
,
965 .power_off
= tegra124_hsic_phy_power_off
,
966 .owner
= THIS_MODULE
,
969 static struct tegra_xusb_pad
*
970 tegra124_hsic_pad_probe(struct tegra_xusb_padctl
*padctl
,
971 const struct tegra_xusb_pad_soc
*soc
,
972 struct device_node
*np
)
974 struct tegra_xusb_hsic_pad
*hsic
;
975 struct tegra_xusb_pad
*pad
;
978 hsic
= kzalloc(sizeof(*hsic
), GFP_KERNEL
);
980 return ERR_PTR(-ENOMEM
);
983 pad
->ops
= &tegra124_hsic_lane_ops
;
986 err
= tegra_xusb_pad_init(pad
, padctl
, np
);
992 err
= tegra_xusb_pad_register(pad
, &tegra124_hsic_phy_ops
);
996 dev_set_drvdata(&pad
->dev
, pad
);
1001 device_unregister(&pad
->dev
);
1003 return ERR_PTR(err
);
1006 static void tegra124_hsic_pad_remove(struct tegra_xusb_pad
*pad
)
1008 struct tegra_xusb_hsic_pad
*hsic
= to_hsic_pad(pad
);
1013 static const struct tegra_xusb_pad_ops tegra124_hsic_ops
= {
1014 .probe
= tegra124_hsic_pad_probe
,
1015 .remove
= tegra124_hsic_pad_remove
,
1018 static const struct tegra_xusb_pad_soc tegra124_hsic_pad
= {
1020 .num_lanes
= ARRAY_SIZE(tegra124_hsic_lanes
),
1021 .lanes
= tegra124_hsic_lanes
,
1022 .ops
= &tegra124_hsic_ops
,
1025 static const char * const tegra124_pcie_functions
[] = {
1031 static const struct tegra_xusb_lane_soc tegra124_pcie_lanes
[] = {
1032 TEGRA124_LANE("pcie-0", 0x134, 16, 0x3, pcie
),
1033 TEGRA124_LANE("pcie-1", 0x134, 18, 0x3, pcie
),
1034 TEGRA124_LANE("pcie-2", 0x134, 20, 0x3, pcie
),
1035 TEGRA124_LANE("pcie-3", 0x134, 22, 0x3, pcie
),
1036 TEGRA124_LANE("pcie-4", 0x134, 24, 0x3, pcie
),
1039 static struct tegra_xusb_lane
*
1040 tegra124_pcie_lane_probe(struct tegra_xusb_pad
*pad
, struct device_node
*np
,
1043 struct tegra_xusb_pcie_lane
*pcie
;
1046 pcie
= kzalloc(sizeof(*pcie
), GFP_KERNEL
);
1048 return ERR_PTR(-ENOMEM
);
1050 INIT_LIST_HEAD(&pcie
->base
.list
);
1051 pcie
->base
.soc
= &pad
->soc
->lanes
[index
];
1052 pcie
->base
.index
= index
;
1053 pcie
->base
.pad
= pad
;
1056 err
= tegra_xusb_lane_parse_dt(&pcie
->base
, np
);
1059 return ERR_PTR(err
);
1065 static void tegra124_pcie_lane_remove(struct tegra_xusb_lane
*lane
)
1067 struct tegra_xusb_pcie_lane
*pcie
= to_pcie_lane(lane
);
1072 static const struct tegra_xusb_lane_ops tegra124_pcie_lane_ops
= {
1073 .probe
= tegra124_pcie_lane_probe
,
1074 .remove
= tegra124_pcie_lane_remove
,
1077 static int tegra124_pcie_phy_init(struct phy
*phy
)
1079 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1081 return tegra124_xusb_padctl_enable(lane
->pad
->padctl
);
1084 static int tegra124_pcie_phy_exit(struct phy
*phy
)
1086 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1088 return tegra124_xusb_padctl_disable(lane
->pad
->padctl
);
1091 static int tegra124_pcie_phy_power_on(struct phy
*phy
)
1093 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1094 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
1095 unsigned long timeout
;
1096 int err
= -ETIMEDOUT
;
1099 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1100 value
&= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK
;
1101 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1103 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_P0_CTL2
);
1104 value
|= XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN
|
1105 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN
|
1106 XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL
;
1107 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_P0_CTL2
);
1109 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1110 value
|= XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST
;
1111 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1113 timeout
= jiffies
+ msecs_to_jiffies(50);
1115 while (time_before(jiffies
, timeout
)) {
1116 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1117 if (value
& XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET
) {
1122 usleep_range(100, 200);
1125 value
= padctl_readl(padctl
, XUSB_PADCTL_USB3_PAD_MUX
);
1126 value
|= XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane
->index
);
1127 padctl_writel(padctl
, value
, XUSB_PADCTL_USB3_PAD_MUX
);
1132 static int tegra124_pcie_phy_power_off(struct phy
*phy
)
1134 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1135 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
1138 value
= padctl_readl(padctl
, XUSB_PADCTL_USB3_PAD_MUX
);
1139 value
&= ~XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane
->index
);
1140 padctl_writel(padctl
, value
, XUSB_PADCTL_USB3_PAD_MUX
);
1142 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1143 value
&= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST
;
1144 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_P0_CTL1
);
1149 static const struct phy_ops tegra124_pcie_phy_ops
= {
1150 .init
= tegra124_pcie_phy_init
,
1151 .exit
= tegra124_pcie_phy_exit
,
1152 .power_on
= tegra124_pcie_phy_power_on
,
1153 .power_off
= tegra124_pcie_phy_power_off
,
1154 .owner
= THIS_MODULE
,
1157 static struct tegra_xusb_pad
*
1158 tegra124_pcie_pad_probe(struct tegra_xusb_padctl
*padctl
,
1159 const struct tegra_xusb_pad_soc
*soc
,
1160 struct device_node
*np
)
1162 struct tegra_xusb_pcie_pad
*pcie
;
1163 struct tegra_xusb_pad
*pad
;
1166 pcie
= kzalloc(sizeof(*pcie
), GFP_KERNEL
);
1168 return ERR_PTR(-ENOMEM
);
1171 pad
->ops
= &tegra124_pcie_lane_ops
;
1174 err
= tegra_xusb_pad_init(pad
, padctl
, np
);
1180 err
= tegra_xusb_pad_register(pad
, &tegra124_pcie_phy_ops
);
1184 dev_set_drvdata(&pad
->dev
, pad
);
1189 device_unregister(&pad
->dev
);
1191 return ERR_PTR(err
);
1194 static void tegra124_pcie_pad_remove(struct tegra_xusb_pad
*pad
)
1196 struct tegra_xusb_pcie_pad
*pcie
= to_pcie_pad(pad
);
1201 static const struct tegra_xusb_pad_ops tegra124_pcie_ops
= {
1202 .probe
= tegra124_pcie_pad_probe
,
1203 .remove
= tegra124_pcie_pad_remove
,
1206 static const struct tegra_xusb_pad_soc tegra124_pcie_pad
= {
1208 .num_lanes
= ARRAY_SIZE(tegra124_pcie_lanes
),
1209 .lanes
= tegra124_pcie_lanes
,
1210 .ops
= &tegra124_pcie_ops
,
1213 static const struct tegra_xusb_lane_soc tegra124_sata_lanes
[] = {
1214 TEGRA124_LANE("sata-0", 0x134, 26, 0x3, pcie
),
1217 static struct tegra_xusb_lane
*
1218 tegra124_sata_lane_probe(struct tegra_xusb_pad
*pad
, struct device_node
*np
,
1221 struct tegra_xusb_sata_lane
*sata
;
1224 sata
= kzalloc(sizeof(*sata
), GFP_KERNEL
);
1226 return ERR_PTR(-ENOMEM
);
1228 INIT_LIST_HEAD(&sata
->base
.list
);
1229 sata
->base
.soc
= &pad
->soc
->lanes
[index
];
1230 sata
->base
.index
= index
;
1231 sata
->base
.pad
= pad
;
1234 err
= tegra_xusb_lane_parse_dt(&sata
->base
, np
);
1237 return ERR_PTR(err
);
1243 static void tegra124_sata_lane_remove(struct tegra_xusb_lane
*lane
)
1245 struct tegra_xusb_sata_lane
*sata
= to_sata_lane(lane
);
1250 static const struct tegra_xusb_lane_ops tegra124_sata_lane_ops
= {
1251 .probe
= tegra124_sata_lane_probe
,
1252 .remove
= tegra124_sata_lane_remove
,
1255 static int tegra124_sata_phy_init(struct phy
*phy
)
1257 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1259 return tegra124_xusb_padctl_enable(lane
->pad
->padctl
);
1262 static int tegra124_sata_phy_exit(struct phy
*phy
)
1264 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1266 return tegra124_xusb_padctl_disable(lane
->pad
->padctl
);
1269 static int tegra124_sata_phy_power_on(struct phy
*phy
)
1271 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1272 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
1273 unsigned long timeout
;
1274 int err
= -ETIMEDOUT
;
1277 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1
);
1278 value
&= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD
;
1279 value
&= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ
;
1280 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1
);
1282 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1283 value
&= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD
;
1284 value
&= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ
;
1285 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1287 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1288 value
|= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE
;
1289 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1291 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1292 value
|= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST
;
1293 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1295 timeout
= jiffies
+ msecs_to_jiffies(50);
1297 while (time_before(jiffies
, timeout
)) {
1298 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1299 if (value
& XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET
) {
1304 usleep_range(100, 200);
1307 value
= padctl_readl(padctl
, XUSB_PADCTL_USB3_PAD_MUX
);
1308 value
|= XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane
->index
);
1309 padctl_writel(padctl
, value
, XUSB_PADCTL_USB3_PAD_MUX
);
1314 static int tegra124_sata_phy_power_off(struct phy
*phy
)
1316 struct tegra_xusb_lane
*lane
= phy_get_drvdata(phy
);
1317 struct tegra_xusb_padctl
*padctl
= lane
->pad
->padctl
;
1320 value
= padctl_readl(padctl
, XUSB_PADCTL_USB3_PAD_MUX
);
1321 value
&= ~XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane
->index
);
1322 padctl_writel(padctl
, value
, XUSB_PADCTL_USB3_PAD_MUX
);
1324 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1325 value
&= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST
;
1326 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1328 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1329 value
&= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE
;
1330 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1332 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1333 value
|= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD
;
1334 value
|= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ
;
1335 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1337 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1
);
1338 value
|= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD
;
1339 value
|= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ
;
1340 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1
);
1345 static const struct phy_ops tegra124_sata_phy_ops
= {
1346 .init
= tegra124_sata_phy_init
,
1347 .exit
= tegra124_sata_phy_exit
,
1348 .power_on
= tegra124_sata_phy_power_on
,
1349 .power_off
= tegra124_sata_phy_power_off
,
1350 .owner
= THIS_MODULE
,
1353 static struct tegra_xusb_pad
*
1354 tegra124_sata_pad_probe(struct tegra_xusb_padctl
*padctl
,
1355 const struct tegra_xusb_pad_soc
*soc
,
1356 struct device_node
*np
)
1358 struct tegra_xusb_sata_pad
*sata
;
1359 struct tegra_xusb_pad
*pad
;
1362 sata
= kzalloc(sizeof(*sata
), GFP_KERNEL
);
1364 return ERR_PTR(-ENOMEM
);
1367 pad
->ops
= &tegra124_sata_lane_ops
;
1370 err
= tegra_xusb_pad_init(pad
, padctl
, np
);
1376 err
= tegra_xusb_pad_register(pad
, &tegra124_sata_phy_ops
);
1380 dev_set_drvdata(&pad
->dev
, pad
);
1385 device_unregister(&pad
->dev
);
1387 return ERR_PTR(err
);
1390 static void tegra124_sata_pad_remove(struct tegra_xusb_pad
*pad
)
1392 struct tegra_xusb_sata_pad
*sata
= to_sata_pad(pad
);
1397 static const struct tegra_xusb_pad_ops tegra124_sata_ops
= {
1398 .probe
= tegra124_sata_pad_probe
,
1399 .remove
= tegra124_sata_pad_remove
,
1402 static const struct tegra_xusb_pad_soc tegra124_sata_pad
= {
1404 .num_lanes
= ARRAY_SIZE(tegra124_sata_lanes
),
1405 .lanes
= tegra124_sata_lanes
,
1406 .ops
= &tegra124_sata_ops
,
1409 static const struct tegra_xusb_pad_soc
*tegra124_pads
[] = {
1417 static int tegra124_usb2_port_enable(struct tegra_xusb_port
*port
)
1422 static void tegra124_usb2_port_disable(struct tegra_xusb_port
*port
)
1426 static struct tegra_xusb_lane
*
1427 tegra124_usb2_port_map(struct tegra_xusb_port
*port
)
1429 return tegra_xusb_find_lane(port
->padctl
, "usb2", port
->index
);
1432 static const struct tegra_xusb_port_ops tegra124_usb2_port_ops
= {
1433 .enable
= tegra124_usb2_port_enable
,
1434 .disable
= tegra124_usb2_port_disable
,
1435 .map
= tegra124_usb2_port_map
,
1438 static int tegra124_ulpi_port_enable(struct tegra_xusb_port
*port
)
1443 static void tegra124_ulpi_port_disable(struct tegra_xusb_port
*port
)
1447 static struct tegra_xusb_lane
*
1448 tegra124_ulpi_port_map(struct tegra_xusb_port
*port
)
1450 return tegra_xusb_find_lane(port
->padctl
, "ulpi", port
->index
);
1453 static const struct tegra_xusb_port_ops tegra124_ulpi_port_ops
= {
1454 .enable
= tegra124_ulpi_port_enable
,
1455 .disable
= tegra124_ulpi_port_disable
,
1456 .map
= tegra124_ulpi_port_map
,
1459 static int tegra124_hsic_port_enable(struct tegra_xusb_port
*port
)
1464 static void tegra124_hsic_port_disable(struct tegra_xusb_port
*port
)
1468 static struct tegra_xusb_lane
*
1469 tegra124_hsic_port_map(struct tegra_xusb_port
*port
)
1471 return tegra_xusb_find_lane(port
->padctl
, "hsic", port
->index
);
1474 static const struct tegra_xusb_port_ops tegra124_hsic_port_ops
= {
1475 .enable
= tegra124_hsic_port_enable
,
1476 .disable
= tegra124_hsic_port_disable
,
1477 .map
= tegra124_hsic_port_map
,
1480 static int tegra124_usb3_port_enable(struct tegra_xusb_port
*port
)
1482 struct tegra_xusb_usb3_port
*usb3
= to_usb3_port(port
);
1483 struct tegra_xusb_padctl
*padctl
= port
->padctl
;
1484 struct tegra_xusb_lane
*lane
= usb3
->base
.lane
;
1485 unsigned int index
= port
->index
, offset
;
1489 value
= padctl_readl(padctl
, XUSB_PADCTL_SS_PORT_MAP
);
1491 if (!usb3
->internal
)
1492 value
&= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index
);
1494 value
|= XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index
);
1496 value
&= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index
);
1497 value
|= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index
, usb3
->port
);
1498 padctl_writel(padctl
, value
, XUSB_PADCTL_SS_PORT_MAP
);
1501 * TODO: move this code into the PCIe/SATA PHY ->power_on() callbacks
1502 * and conditionalize based on mux function? This seems to work, but
1503 * might not be the exact proper sequence.
1505 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index
));
1506 value
&= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK
<<
1507 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT
) |
1508 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK
<<
1509 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT
) |
1510 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK
<<
1511 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT
));
1512 value
|= (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL
<<
1513 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT
) |
1514 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL
<<
1515 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT
) |
1516 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL
<<
1517 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT
);
1519 if (usb3
->context_saved
) {
1520 value
&= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK
<<
1521 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT
) |
1522 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK
<<
1523 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT
));
1524 value
|= (usb3
->ctle_g
<<
1525 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT
) |
1527 XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT
);
1530 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index
));
1532 value
= XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL
;
1534 if (usb3
->context_saved
) {
1535 value
&= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK
<<
1536 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT
) |
1537 (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK
<<
1538 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT
));
1539 value
|= (usb3
->tap1
<<
1540 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT
) |
1542 XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT
);
1545 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index
));
1547 if (lane
->pad
== padctl
->pcie
)
1548 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(lane
->index
);
1550 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2
;
1552 value
= padctl_readl(padctl
, offset
);
1553 value
&= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK
<<
1554 XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT
);
1555 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL
<<
1556 XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT
;
1557 padctl_writel(padctl
, value
, offset
);
1559 if (lane
->pad
== padctl
->pcie
)
1560 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(lane
->index
);
1562 offset
= XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5
;
1564 value
= padctl_readl(padctl
, offset
);
1565 value
|= XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN
;
1566 padctl_writel(padctl
, value
, offset
);
1568 /* Enable SATA PHY when SATA lane is used */
1569 if (lane
->pad
== padctl
->sata
) {
1570 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1571 value
&= ~(XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK
<<
1572 XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT
);
1574 XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT
;
1575 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL1
);
1577 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL2
);
1578 value
&= ~((XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK
<<
1579 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT
) |
1580 (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK
<<
1581 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT
) |
1582 (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK
<<
1583 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT
) |
1584 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN
);
1586 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT
) |
1588 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT
) |
1590 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT
) |
1591 XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL
;
1592 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL2
);
1594 value
= padctl_readl(padctl
, XUSB_PADCTL_IOPHY_PLL_S0_CTL3
);
1595 value
&= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS
;
1596 padctl_writel(padctl
, value
, XUSB_PADCTL_IOPHY_PLL_S0_CTL3
);
1599 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1600 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(index
);
1601 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1603 usleep_range(100, 200);
1605 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1606 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(index
);
1607 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1609 usleep_range(100, 200);
1611 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1612 value
&= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(index
);
1613 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1618 static void tegra124_usb3_port_disable(struct tegra_xusb_port
*port
)
1620 struct tegra_xusb_padctl
*padctl
= port
->padctl
;
1623 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1624 value
|= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(port
->index
);
1625 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1627 usleep_range(100, 200);
1629 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1630 value
|= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(port
->index
);
1631 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1633 usleep_range(250, 350);
1635 value
= padctl_readl(padctl
, XUSB_PADCTL_ELPG_PROGRAM
);
1636 value
|= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(port
->index
);
1637 padctl_writel(padctl
, value
, XUSB_PADCTL_ELPG_PROGRAM
);
1639 value
= padctl_readl(padctl
, XUSB_PADCTL_SS_PORT_MAP
);
1640 value
&= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(port
->index
);
1641 value
|= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(port
->index
, 0x7);
1642 padctl_writel(padctl
, value
, XUSB_PADCTL_SS_PORT_MAP
);
1645 static const struct tegra_xusb_lane_map tegra124_usb3_map
[] = {
1652 static struct tegra_xusb_lane
*
1653 tegra124_usb3_port_map(struct tegra_xusb_port
*port
)
1655 return tegra_xusb_port_find_lane(port
, tegra124_usb3_map
, "usb3-ss");
1658 static const struct tegra_xusb_port_ops tegra124_usb3_port_ops
= {
1659 .enable
= tegra124_usb3_port_enable
,
1660 .disable
= tegra124_usb3_port_disable
,
1661 .map
= tegra124_usb3_port_map
,
1665 tegra124_xusb_read_fuse_calibration(struct tegra124_xusb_fuse_calibration
*fuse
)
1671 err
= tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0
, &value
);
1675 for (i
= 0; i
< ARRAY_SIZE(fuse
->hs_curr_level
); i
++) {
1676 fuse
->hs_curr_level
[i
] =
1677 (value
>> FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(i
)) &
1678 FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK
;
1681 (value
>> FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT
) &
1682 FUSE_SKU_CALIB_HS_IREF_CAP_MASK
;
1683 fuse
->hs_term_range_adj
=
1684 (value
>> FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT
) &
1685 FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK
;
1686 fuse
->hs_squelch_level
=
1687 (value
>> FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT
) &
1688 FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK
;
1693 static struct tegra_xusb_padctl
*
1694 tegra124_xusb_padctl_probe(struct device
*dev
,
1695 const struct tegra_xusb_padctl_soc
*soc
)
1697 struct tegra124_xusb_padctl
*padctl
;
1700 padctl
= devm_kzalloc(dev
, sizeof(*padctl
), GFP_KERNEL
);
1702 return ERR_PTR(-ENOMEM
);
1704 padctl
->base
.dev
= dev
;
1705 padctl
->base
.soc
= soc
;
1707 err
= tegra124_xusb_read_fuse_calibration(&padctl
->fuse
);
1709 return ERR_PTR(err
);
1711 return &padctl
->base
;
1714 static void tegra124_xusb_padctl_remove(struct tegra_xusb_padctl
*padctl
)
1718 static const struct tegra_xusb_padctl_ops tegra124_xusb_padctl_ops
= {
1719 .probe
= tegra124_xusb_padctl_probe
,
1720 .remove
= tegra124_xusb_padctl_remove
,
1721 .usb3_save_context
= tegra124_usb3_save_context
,
1722 .hsic_set_idle
= tegra124_hsic_set_idle
,
1725 const struct tegra_xusb_padctl_soc tegra124_xusb_padctl_soc
= {
1726 .num_pads
= ARRAY_SIZE(tegra124_pads
),
1727 .pads
= tegra124_pads
,
1730 .ops
= &tegra124_usb2_port_ops
,
1734 .ops
= &tegra124_ulpi_port_ops
,
1738 .ops
= &tegra124_hsic_port_ops
,
1742 .ops
= &tegra124_usb3_port_ops
,
1746 .ops
= &tegra124_xusb_padctl_ops
,
1748 EXPORT_SYMBOL_GPL(tegra124_xusb_padctl_soc
);
1750 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
1751 MODULE_DESCRIPTION("NVIDIA Tegra 124 XUSB Pad Controller driver");
1752 MODULE_LICENSE("GPL v2");