1 #ifndef __MACH_IMX_CLK_H
2 #define __MACH_IMX_CLK_H
4 #include <linux/spinlock.h>
5 #include <linux/clk-provider.h>
7 extern spinlock_t imx_ccm_lock
;
9 void imx_check_clocks(struct clk
*clks
[], unsigned int count
);
10 void imx_register_uart_clocks(struct clk
** const clks
[]);
12 extern void imx_cscmr1_fixup(u32
*val
);
23 struct clk
*imx_clk_pllv1(enum imx_pllv1_type type
, const char *name
,
24 const char *parent
, void __iomem
*base
);
26 struct clk
*imx_clk_pllv2(const char *name
, const char *parent
,
41 struct clk
*imx_clk_pllv3(enum imx_pllv3_type type
, const char *name
,
42 const char *parent_name
, void __iomem
*base
, u32 div_mask
);
44 struct clk
*clk_register_gate2(struct device
*dev
, const char *name
,
45 const char *parent_name
, unsigned long flags
,
46 void __iomem
*reg
, u8 bit_idx
, u8 cgr_val
,
47 u8 clk_gate_flags
, spinlock_t
*lock
,
48 unsigned int *share_count
);
50 struct clk
* imx_obtain_fixed_clock(
51 const char *name
, unsigned long rate
);
53 struct clk
*imx_clk_gate_exclusive(const char *name
, const char *parent
,
54 void __iomem
*reg
, u8 shift
, u32 exclusive_mask
);
56 struct clk
*imx_clk_pfd(const char *name
, const char *parent_name
,
57 void __iomem
*reg
, u8 idx
);
59 struct clk
*imx_clk_busy_divider(const char *name
, const char *parent_name
,
60 void __iomem
*reg
, u8 shift
, u8 width
,
61 void __iomem
*busy_reg
, u8 busy_shift
);
63 struct clk
*imx_clk_busy_mux(const char *name
, void __iomem
*reg
, u8 shift
,
64 u8 width
, void __iomem
*busy_reg
, u8 busy_shift
,
65 const char **parent_names
, int num_parents
);
67 struct clk
*imx_clk_fixup_divider(const char *name
, const char *parent
,
68 void __iomem
*reg
, u8 shift
, u8 width
,
69 void (*fixup
)(u32
*val
));
71 struct clk
*imx_clk_fixup_mux(const char *name
, void __iomem
*reg
,
72 u8 shift
, u8 width
, const char **parents
,
73 int num_parents
, void (*fixup
)(u32
*val
));
75 static inline struct clk
*imx_clk_fixed(const char *name
, int rate
)
77 return clk_register_fixed_rate(NULL
, name
, NULL
, 0, rate
);
80 static inline struct clk
*imx_clk_mux_ldb(const char *name
, void __iomem
*reg
,
81 u8 shift
, u8 width
, const char **parents
, int num_parents
)
83 return clk_register_mux(NULL
, name
, parents
, num_parents
,
84 CLK_SET_RATE_NO_REPARENT
| CLK_SET_RATE_PARENT
, reg
,
85 shift
, width
, CLK_MUX_READ_ONLY
, &imx_ccm_lock
);
88 static inline struct clk
*imx_clk_fixed_factor(const char *name
,
89 const char *parent
, unsigned int mult
, unsigned int div
)
91 return clk_register_fixed_factor(NULL
, name
, parent
,
92 CLK_SET_RATE_PARENT
, mult
, div
);
95 static inline struct clk
*imx_clk_divider(const char *name
, const char *parent
,
96 void __iomem
*reg
, u8 shift
, u8 width
)
98 return clk_register_divider(NULL
, name
, parent
, CLK_SET_RATE_PARENT
,
99 reg
, shift
, width
, 0, &imx_ccm_lock
);
102 static inline struct clk
*imx_clk_divider_flags(const char *name
,
103 const char *parent
, void __iomem
*reg
, u8 shift
, u8 width
,
106 return clk_register_divider(NULL
, name
, parent
, flags
,
107 reg
, shift
, width
, 0, &imx_ccm_lock
);
110 static inline struct clk
*imx_clk_divider2(const char *name
, const char *parent
,
111 void __iomem
*reg
, u8 shift
, u8 width
)
113 return clk_register_divider(NULL
, name
, parent
,
114 CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
,
115 reg
, shift
, width
, 0, &imx_ccm_lock
);
118 static inline struct clk
*imx_clk_gate(const char *name
, const char *parent
,
119 void __iomem
*reg
, u8 shift
)
121 return clk_register_gate(NULL
, name
, parent
, CLK_SET_RATE_PARENT
, reg
,
122 shift
, 0, &imx_ccm_lock
);
125 static inline struct clk
*imx_clk_gate_dis(const char *name
, const char *parent
,
126 void __iomem
*reg
, u8 shift
)
128 return clk_register_gate(NULL
, name
, parent
, CLK_SET_RATE_PARENT
, reg
,
129 shift
, CLK_GATE_SET_TO_DISABLE
, &imx_ccm_lock
);
132 static inline struct clk
*imx_clk_gate2(const char *name
, const char *parent
,
133 void __iomem
*reg
, u8 shift
)
135 return clk_register_gate2(NULL
, name
, parent
, CLK_SET_RATE_PARENT
, reg
,
136 shift
, 0x3, 0, &imx_ccm_lock
, NULL
);
139 static inline struct clk
*imx_clk_gate2_shared(const char *name
,
140 const char *parent
, void __iomem
*reg
, u8 shift
,
141 unsigned int *share_count
)
143 return clk_register_gate2(NULL
, name
, parent
, CLK_SET_RATE_PARENT
, reg
,
144 shift
, 0x3, 0, &imx_ccm_lock
, share_count
);
147 static inline struct clk
*imx_clk_gate2_shared2(const char *name
,
148 const char *parent
, void __iomem
*reg
, u8 shift
,
149 unsigned int *share_count
)
151 return clk_register_gate2(NULL
, name
, parent
, CLK_SET_RATE_PARENT
|
152 CLK_OPS_PARENT_ENABLE
, reg
, shift
, 0x3, 0,
153 &imx_ccm_lock
, share_count
);
156 static inline struct clk
*imx_clk_gate2_cgr(const char *name
,
157 const char *parent
, void __iomem
*reg
, u8 shift
, u8 cgr_val
)
159 return clk_register_gate2(NULL
, name
, parent
, CLK_SET_RATE_PARENT
, reg
,
160 shift
, cgr_val
, 0, &imx_ccm_lock
, NULL
);
163 static inline struct clk
*imx_clk_gate3(const char *name
, const char *parent
,
164 void __iomem
*reg
, u8 shift
)
166 return clk_register_gate(NULL
, name
, parent
,
167 CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
,
168 reg
, shift
, 0, &imx_ccm_lock
);
171 static inline struct clk
*imx_clk_gate4(const char *name
, const char *parent
,
172 void __iomem
*reg
, u8 shift
)
174 return clk_register_gate2(NULL
, name
, parent
,
175 CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
,
176 reg
, shift
, 0x3, 0, &imx_ccm_lock
, NULL
);
179 static inline struct clk
*imx_clk_mux(const char *name
, void __iomem
*reg
,
180 u8 shift
, u8 width
, const char **parents
, int num_parents
)
182 return clk_register_mux(NULL
, name
, parents
, num_parents
,
183 CLK_SET_RATE_NO_REPARENT
, reg
, shift
,
184 width
, 0, &imx_ccm_lock
);
187 static inline struct clk
*imx_clk_mux2(const char *name
, void __iomem
*reg
,
188 u8 shift
, u8 width
, const char **parents
, int num_parents
)
190 return clk_register_mux(NULL
, name
, parents
, num_parents
,
191 CLK_SET_RATE_NO_REPARENT
| CLK_OPS_PARENT_ENABLE
,
192 reg
, shift
, width
, 0, &imx_ccm_lock
);
195 static inline struct clk
*imx_clk_mux_flags(const char *name
,
196 void __iomem
*reg
, u8 shift
, u8 width
, const char **parents
,
197 int num_parents
, unsigned long flags
)
199 return clk_register_mux(NULL
, name
, parents
, num_parents
,
200 flags
| CLK_SET_RATE_NO_REPARENT
, reg
, shift
, width
, 0,
204 struct clk
*imx_clk_cpu(const char *name
, const char *parent_name
,
205 struct clk
*div
, struct clk
*mux
, struct clk
*pll
,