2 * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
4 * Copyright (C) 2004-2007 Texas Instruments
5 * Copyright (C) 2008 Nokia Corporation
6 * Contact: Felipe Balbi <felipe.balbi@nokia.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 * - HS USB ULPI mode works.
24 * - 3-pin mode support may be added in future.
27 #include <linux/module.h>
28 #include <linux/init.h>
29 #include <linux/interrupt.h>
30 #include <linux/platform_device.h>
31 #include <linux/workqueue.h>
33 #include <linux/delay.h>
34 #include <linux/usb/otg.h>
35 #include <linux/phy/phy.h>
36 #include <linux/pm_runtime.h>
37 #include <linux/usb/musb.h>
38 #include <linux/usb/ulpi.h>
39 #include <linux/i2c/twl.h>
40 #include <linux/regulator/consumer.h>
41 #include <linux/err.h>
42 #include <linux/slab.h>
44 /* Register defines */
46 #define MCPC_CTRL 0x30
47 #define MCPC_CTRL_RTSOL (1 << 7)
48 #define MCPC_CTRL_EXTSWR (1 << 6)
49 #define MCPC_CTRL_EXTSWC (1 << 5)
50 #define MCPC_CTRL_VOICESW (1 << 4)
51 #define MCPC_CTRL_OUT64K (1 << 3)
52 #define MCPC_CTRL_RTSCTSSW (1 << 2)
53 #define MCPC_CTRL_HS_UART (1 << 0)
55 #define MCPC_IO_CTRL 0x33
56 #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
57 #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
58 #define MCPC_IO_CTRL_RXD_PU (1 << 3)
59 #define MCPC_IO_CTRL_TXDTYP (1 << 2)
60 #define MCPC_IO_CTRL_CTSTYP (1 << 1)
61 #define MCPC_IO_CTRL_RTSTYP (1 << 0)
63 #define MCPC_CTRL2 0x36
64 #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
66 #define OTHER_FUNC_CTRL 0x80
67 #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
68 #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
70 #define OTHER_IFC_CTRL 0x83
71 #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
72 #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
73 #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
74 #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
75 #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
76 #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
78 #define OTHER_INT_EN_RISE 0x86
79 #define OTHER_INT_EN_FALL 0x89
80 #define OTHER_INT_STS 0x8C
81 #define OTHER_INT_LATCH 0x8D
82 #define OTHER_INT_VB_SESS_VLD (1 << 7)
83 #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
84 #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
85 #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
86 #define OTHER_INT_MANU (1 << 1)
87 #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
89 #define ID_STATUS 0x96
90 #define ID_RES_FLOAT (1 << 4)
91 #define ID_RES_440K (1 << 3)
92 #define ID_RES_200K (1 << 2)
93 #define ID_RES_102K (1 << 1)
94 #define ID_RES_GND (1 << 0)
96 #define POWER_CTRL 0xAC
97 #define POWER_CTRL_OTG_ENAB (1 << 5)
99 #define OTHER_IFC_CTRL2 0xAF
100 #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
101 #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
102 #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
103 #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
104 #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
105 #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
107 #define REG_CTRL_EN 0xB2
108 #define REG_CTRL_ERROR 0xB5
109 #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
111 #define OTHER_FUNC_CTRL2 0xB8
112 #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
114 /* following registers do not have separate _clr and _set registers */
115 #define VBUS_DEBOUNCE 0xC0
116 #define ID_DEBOUNCE 0xC1
117 #define VBAT_TIMER 0xD3
118 #define PHY_PWR_CTRL 0xFD
119 #define PHY_PWR_PHYPWD (1 << 0)
120 #define PHY_CLK_CTRL 0xFE
121 #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
122 #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
123 #define REQ_PHY_DPLL_CLK (1 << 0)
124 #define PHY_CLK_CTRL_STS 0xFF
125 #define PHY_DPLL_CLK (1 << 0)
127 /* In module TWL_MODULE_PM_MASTER */
128 #define STS_HW_CONDITIONS 0x0F
130 /* In module TWL_MODULE_PM_RECEIVER */
131 #define VUSB_DEDICATED1 0x7D
132 #define VUSB_DEDICATED2 0x7E
133 #define VUSB1V5_DEV_GRP 0x71
134 #define VUSB1V5_TYPE 0x72
135 #define VUSB1V5_REMAP 0x73
136 #define VUSB1V8_DEV_GRP 0x74
137 #define VUSB1V8_TYPE 0x75
138 #define VUSB1V8_REMAP 0x76
139 #define VUSB3V1_DEV_GRP 0x77
140 #define VUSB3V1_TYPE 0x78
141 #define VUSB3V1_REMAP 0x79
143 /* In module TWL4030_MODULE_INTBR */
145 #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
148 * If VBUS is valid or ID is ground, then we know a
149 * cable is present and we need to be runtime-enabled
151 static inline bool cable_present(enum musb_vbus_id_status stat
)
153 return stat
== MUSB_VBUS_VALID
||
154 stat
== MUSB_ID_GROUND
;
161 /* TWL4030 internal USB regulator supplies */
162 struct regulator
*usb1v5
;
163 struct regulator
*usb1v8
;
164 struct regulator
*usb3v1
;
166 /* for vbus reporting with irqs disabled */
169 /* pin configuration */
170 enum twl4030_usb_mode usb_mode
;
173 enum musb_vbus_id_status linkstat
;
175 bool musb_mailbox_pending
;
177 struct delayed_work id_workaround_work
;
180 /* internal define on top of container_of */
181 #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
183 /*-------------------------------------------------------------------------*/
185 static int twl4030_i2c_write_u8_verify(struct twl4030_usb
*twl
,
186 u8 module
, u8 data
, u8 address
)
190 if ((twl_i2c_write_u8(module
, data
, address
) >= 0) &&
191 (twl_i2c_read_u8(module
, &check
, address
) >= 0) &&
194 dev_dbg(twl
->dev
, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
195 1, module
, address
, check
, data
);
197 /* Failed once: Try again */
198 if ((twl_i2c_write_u8(module
, data
, address
) >= 0) &&
199 (twl_i2c_read_u8(module
, &check
, address
) >= 0) &&
202 dev_dbg(twl
->dev
, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
203 2, module
, address
, check
, data
);
205 /* Failed again: Return error */
209 #define twl4030_usb_write_verify(twl, address, data) \
210 twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
212 static inline int twl4030_usb_write(struct twl4030_usb
*twl
,
217 ret
= twl_i2c_write_u8(TWL_MODULE_USB
, data
, address
);
220 "TWL4030:USB:Write[0x%x] Error %d\n", address
, ret
);
224 static inline int twl4030_readb(struct twl4030_usb
*twl
, u8 module
, u8 address
)
229 ret
= twl_i2c_read_u8(module
, &data
, address
);
234 "TWL4030:readb[0x%x,0x%x] Error %d\n",
235 module
, address
, ret
);
240 static inline int twl4030_usb_read(struct twl4030_usb
*twl
, u8 address
)
242 return twl4030_readb(twl
, TWL_MODULE_USB
, address
);
245 /*-------------------------------------------------------------------------*/
248 twl4030_usb_set_bits(struct twl4030_usb
*twl
, u8 reg
, u8 bits
)
250 return twl4030_usb_write(twl
, ULPI_SET(reg
), bits
);
254 twl4030_usb_clear_bits(struct twl4030_usb
*twl
, u8 reg
, u8 bits
)
256 return twl4030_usb_write(twl
, ULPI_CLR(reg
), bits
);
259 /*-------------------------------------------------------------------------*/
261 static bool twl4030_is_driving_vbus(struct twl4030_usb
*twl
)
265 ret
= twl4030_usb_read(twl
, PHY_CLK_CTRL_STS
);
266 if (ret
< 0 || !(ret
& PHY_DPLL_CLK
))
268 * if clocks are off, registers are not updated,
269 * but we can assume we don't drive VBUS in this case
273 ret
= twl4030_usb_read(twl
, ULPI_OTG_CTRL
);
277 return (ret
& (ULPI_OTG_DRVVBUS
| ULPI_OTG_CHRGVBUS
)) ? true : false;
280 static enum musb_vbus_id_status
281 twl4030_usb_linkstat(struct twl4030_usb
*twl
)
284 enum musb_vbus_id_status linkstat
= MUSB_UNKNOWN
;
286 twl
->vbus_supplied
= false;
289 * For ID/VBUS sensing, see manual section 15.4.8 ...
290 * except when using only battery backup power, two
291 * comparators produce VBUS_PRES and ID_PRES signals,
292 * which don't match docs elsewhere. But ... BIT(7)
293 * and BIT(2) of STS_HW_CONDITIONS, respectively, do
294 * seem to match up. If either is true the USB_PRES
295 * signal is active, the OTG module is activated, and
296 * its interrupt may be raised (may wake the system).
298 status
= twl4030_readb(twl
, TWL_MODULE_PM_MASTER
, STS_HW_CONDITIONS
);
300 dev_err(twl
->dev
, "USB link status err %d\n", status
);
301 else if (status
& (BIT(7) | BIT(2))) {
302 if (status
& BIT(7)) {
303 if (twl4030_is_driving_vbus(twl
))
306 twl
->vbus_supplied
= true;
310 linkstat
= MUSB_ID_GROUND
;
311 else if (status
& BIT(7))
312 linkstat
= MUSB_VBUS_VALID
;
314 linkstat
= MUSB_VBUS_OFF
;
316 if (twl
->linkstat
!= MUSB_UNKNOWN
)
317 linkstat
= MUSB_VBUS_OFF
;
320 kobject_uevent(&twl
->dev
->kobj
, linkstat
== MUSB_VBUS_VALID
321 ? KOBJ_ONLINE
: KOBJ_OFFLINE
);
323 dev_dbg(twl
->dev
, "HW_CONDITIONS 0x%02x/%d; link %d\n",
324 status
, status
, linkstat
);
326 /* REVISIT this assumes host and peripheral controllers
327 * are registered, and that both are active...
333 static void twl4030_usb_set_mode(struct twl4030_usb
*twl
, int mode
)
335 twl
->usb_mode
= mode
;
338 case T2_USB_MODE_ULPI
:
339 twl4030_usb_clear_bits(twl
, ULPI_IFC_CTRL
,
340 ULPI_IFC_CTRL_CARKITMODE
);
341 twl4030_usb_set_bits(twl
, POWER_CTRL
, POWER_CTRL_OTG_ENAB
);
342 twl4030_usb_clear_bits(twl
, ULPI_FUNC_CTRL
,
343 ULPI_FUNC_CTRL_XCVRSEL_MASK
|
344 ULPI_FUNC_CTRL_OPMODE_MASK
);
347 /* FIXME: power on defaults */
350 dev_err(twl
->dev
, "unsupported T2 transceiver mode %d\n",
356 static void twl4030_i2c_access(struct twl4030_usb
*twl
, int on
)
358 unsigned long timeout
;
359 int val
= twl4030_usb_read(twl
, PHY_CLK_CTRL
);
363 /* enable DPLL to access PHY registers over I2C */
364 val
|= REQ_PHY_DPLL_CLK
;
365 WARN_ON(twl4030_usb_write_verify(twl
, PHY_CLK_CTRL
,
368 timeout
= jiffies
+ HZ
;
369 while (!(twl4030_usb_read(twl
, PHY_CLK_CTRL_STS
) &
371 && time_before(jiffies
, timeout
))
373 if (!(twl4030_usb_read(twl
, PHY_CLK_CTRL_STS
) &
375 dev_err(twl
->dev
, "Timeout setting T2 HSUSB "
378 /* let ULPI control the DPLL clock */
379 val
&= ~REQ_PHY_DPLL_CLK
;
380 WARN_ON(twl4030_usb_write_verify(twl
, PHY_CLK_CTRL
,
386 static void __twl4030_phy_power(struct twl4030_usb
*twl
, int on
)
388 u8 pwr
= twl4030_usb_read(twl
, PHY_PWR_CTRL
);
391 pwr
&= ~PHY_PWR_PHYPWD
;
393 pwr
|= PHY_PWR_PHYPWD
;
395 WARN_ON(twl4030_usb_write_verify(twl
, PHY_PWR_CTRL
, pwr
) < 0);
398 static int __maybe_unused
twl4030_usb_runtime_suspend(struct device
*dev
)
400 struct twl4030_usb
*twl
= dev_get_drvdata(dev
);
402 dev_dbg(twl
->dev
, "%s\n", __func__
);
404 __twl4030_phy_power(twl
, 0);
405 regulator_disable(twl
->usb1v5
);
406 regulator_disable(twl
->usb1v8
);
407 regulator_disable(twl
->usb3v1
);
412 static int __maybe_unused
twl4030_usb_runtime_resume(struct device
*dev
)
414 struct twl4030_usb
*twl
= dev_get_drvdata(dev
);
417 dev_dbg(twl
->dev
, "%s\n", __func__
);
419 res
= regulator_enable(twl
->usb3v1
);
421 dev_err(twl
->dev
, "Failed to enable usb3v1\n");
423 res
= regulator_enable(twl
->usb1v8
);
425 dev_err(twl
->dev
, "Failed to enable usb1v8\n");
428 * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
429 * in twl4030) resets the VUSB_DEDICATED2 register. This reset
430 * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
431 * SLEEP. We work around this by clearing the bit after usv3v1
432 * is re-activated. This ensures that VUSB3V1 is really active.
434 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB_DEDICATED2
);
436 res
= regulator_enable(twl
->usb1v5
);
438 dev_err(twl
->dev
, "Failed to enable usb1v5\n");
440 __twl4030_phy_power(twl
, 1);
441 twl4030_usb_write(twl
, PHY_CLK_CTRL
,
442 twl4030_usb_read(twl
, PHY_CLK_CTRL
) |
443 (PHY_CLK_CTRL_CLOCKGATING_EN
|
444 PHY_CLK_CTRL_CLK32K_EN
));
446 twl4030_i2c_access(twl
, 1);
447 twl4030_usb_set_mode(twl
, twl
->usb_mode
);
448 if (twl
->usb_mode
== T2_USB_MODE_ULPI
)
449 twl4030_i2c_access(twl
, 0);
451 * According to the TPS65950 TRM, there has to be at least 50ms
452 * delay between setting POWER_CTRL_OTG_ENAB and enabling charging
453 * so wait here so that a fully enabled phy can be expected after
460 static int twl4030_phy_power_off(struct phy
*phy
)
462 struct twl4030_usb
*twl
= phy_get_drvdata(phy
);
464 dev_dbg(twl
->dev
, "%s\n", __func__
);
469 static int twl4030_phy_power_on(struct phy
*phy
)
471 struct twl4030_usb
*twl
= phy_get_drvdata(phy
);
473 dev_dbg(twl
->dev
, "%s\n", __func__
);
474 pm_runtime_get_sync(twl
->dev
);
475 schedule_delayed_work(&twl
->id_workaround_work
, HZ
);
476 pm_runtime_mark_last_busy(twl
->dev
);
477 pm_runtime_put_autosuspend(twl
->dev
);
482 static int twl4030_usb_ldo_init(struct twl4030_usb
*twl
)
484 /* Enable writing to power configuration registers */
485 twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG1
,
486 TWL4030_PM_MASTER_PROTECT_KEY
);
488 twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG2
,
489 TWL4030_PM_MASTER_PROTECT_KEY
);
491 /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
492 /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
494 /* input to VUSB3V1 LDO is from VBAT, not VBUS */
495 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0x14, VUSB_DEDICATED1
);
497 /* Initialize 3.1V regulator */
498 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB3V1_DEV_GRP
);
500 twl
->usb3v1
= devm_regulator_get(twl
->dev
, "usb3v1");
501 if (IS_ERR(twl
->usb3v1
))
504 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB3V1_TYPE
);
506 /* Initialize 1.5V regulator */
507 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB1V5_DEV_GRP
);
509 twl
->usb1v5
= devm_regulator_get(twl
->dev
, "usb1v5");
510 if (IS_ERR(twl
->usb1v5
))
513 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB1V5_TYPE
);
515 /* Initialize 1.8V regulator */
516 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB1V8_DEV_GRP
);
518 twl
->usb1v8
= devm_regulator_get(twl
->dev
, "usb1v8");
519 if (IS_ERR(twl
->usb1v8
))
522 twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
, 0, VUSB1V8_TYPE
);
524 /* disable access to power configuration registers */
525 twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, 0,
526 TWL4030_PM_MASTER_PROTECT_KEY
);
531 static ssize_t
twl4030_usb_vbus_show(struct device
*dev
,
532 struct device_attribute
*attr
, char *buf
)
534 struct twl4030_usb
*twl
= dev_get_drvdata(dev
);
537 mutex_lock(&twl
->lock
);
538 ret
= sprintf(buf
, "%s\n",
539 twl
->vbus_supplied
? "on" : "off");
540 mutex_unlock(&twl
->lock
);
544 static DEVICE_ATTR(vbus
, 0444, twl4030_usb_vbus_show
, NULL
);
546 static irqreturn_t
twl4030_usb_irq(int irq
, void *_twl
)
548 struct twl4030_usb
*twl
= _twl
;
549 enum musb_vbus_id_status status
;
550 bool status_changed
= false;
553 status
= twl4030_usb_linkstat(twl
);
555 mutex_lock(&twl
->lock
);
556 if (status
>= 0 && status
!= twl
->linkstat
) {
558 cable_present(twl
->linkstat
) !=
559 cable_present(status
);
560 twl
->linkstat
= status
;
562 mutex_unlock(&twl
->lock
);
564 if (status_changed
) {
565 /* FIXME add a set_power() method so that B-devices can
566 * configure the charger appropriately. It's not always
567 * correct to consume VBUS power, and how much current to
568 * consume is a function of the USB configuration chosen
571 * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
572 * its disconnect() sibling, when changing to/from the
573 * USB_LINK_VBUS state. musb_hdrc won't care until it
574 * starts to handle softconnect right.
576 if (cable_present(status
)) {
577 pm_runtime_get_sync(twl
->dev
);
579 pm_runtime_mark_last_busy(twl
->dev
);
580 pm_runtime_put_autosuspend(twl
->dev
);
582 twl
->musb_mailbox_pending
= true;
584 if (twl
->musb_mailbox_pending
) {
585 err
= musb_mailbox(status
);
587 twl
->musb_mailbox_pending
= false;
590 /* don't schedule during sleep - irq works right then */
591 if (status
== MUSB_ID_GROUND
&& pm_runtime_active(twl
->dev
)) {
592 cancel_delayed_work(&twl
->id_workaround_work
);
593 schedule_delayed_work(&twl
->id_workaround_work
, HZ
);
597 sysfs_notify(&twl
->dev
->kobj
, NULL
, "vbus");
602 static void twl4030_id_workaround_work(struct work_struct
*work
)
604 struct twl4030_usb
*twl
= container_of(work
, struct twl4030_usb
,
605 id_workaround_work
.work
);
607 twl4030_usb_irq(0, twl
);
610 static int twl4030_phy_init(struct phy
*phy
)
612 struct twl4030_usb
*twl
= phy_get_drvdata(phy
);
614 pm_runtime_get_sync(twl
->dev
);
615 twl
->linkstat
= MUSB_UNKNOWN
;
616 schedule_delayed_work(&twl
->id_workaround_work
, HZ
);
617 pm_runtime_mark_last_busy(twl
->dev
);
618 pm_runtime_put_autosuspend(twl
->dev
);
623 static int twl4030_set_peripheral(struct usb_otg
*otg
,
624 struct usb_gadget
*gadget
)
629 otg
->gadget
= gadget
;
631 otg
->state
= OTG_STATE_UNDEFINED
;
636 static int twl4030_set_host(struct usb_otg
*otg
, struct usb_bus
*host
)
643 otg
->state
= OTG_STATE_UNDEFINED
;
648 static const struct phy_ops ops
= {
649 .init
= twl4030_phy_init
,
650 .power_on
= twl4030_phy_power_on
,
651 .power_off
= twl4030_phy_power_off
,
652 .owner
= THIS_MODULE
,
655 static const struct dev_pm_ops twl4030_usb_pm_ops
= {
656 SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend
,
657 twl4030_usb_runtime_resume
, NULL
)
660 static int twl4030_usb_probe(struct platform_device
*pdev
)
662 struct twl4030_usb_data
*pdata
= dev_get_platdata(&pdev
->dev
);
663 struct twl4030_usb
*twl
;
667 struct device_node
*np
= pdev
->dev
.of_node
;
668 struct phy_provider
*phy_provider
;
670 twl
= devm_kzalloc(&pdev
->dev
, sizeof(*twl
), GFP_KERNEL
);
675 of_property_read_u32(np
, "usb_mode",
676 (enum twl4030_usb_mode
*)&twl
->usb_mode
);
678 twl
->usb_mode
= pdata
->usb_mode
;
680 dev_err(&pdev
->dev
, "twl4030 initialized without pdata\n");
684 otg
= devm_kzalloc(&pdev
->dev
, sizeof(*otg
), GFP_KERNEL
);
688 twl
->dev
= &pdev
->dev
;
689 twl
->irq
= platform_get_irq(pdev
, 0);
690 twl
->vbus_supplied
= false;
691 twl
->linkstat
= MUSB_UNKNOWN
;
692 twl
->musb_mailbox_pending
= false;
694 twl
->phy
.dev
= twl
->dev
;
695 twl
->phy
.label
= "twl4030";
697 twl
->phy
.type
= USB_PHY_TYPE_USB2
;
699 otg
->usb_phy
= &twl
->phy
;
700 otg
->set_host
= twl4030_set_host
;
701 otg
->set_peripheral
= twl4030_set_peripheral
;
703 phy
= devm_phy_create(twl
->dev
, NULL
, &ops
);
705 dev_dbg(&pdev
->dev
, "Failed to create PHY\n");
709 phy_set_drvdata(phy
, twl
);
711 phy_provider
= devm_of_phy_provider_register(twl
->dev
,
712 of_phy_simple_xlate
);
713 if (IS_ERR(phy_provider
))
714 return PTR_ERR(phy_provider
);
716 /* init mutex for workqueue */
717 mutex_init(&twl
->lock
);
719 INIT_DELAYED_WORK(&twl
->id_workaround_work
, twl4030_id_workaround_work
);
721 err
= twl4030_usb_ldo_init(twl
);
723 dev_err(&pdev
->dev
, "ldo init failed\n");
726 usb_add_phy_dev(&twl
->phy
);
728 platform_set_drvdata(pdev
, twl
);
729 if (device_create_file(&pdev
->dev
, &dev_attr_vbus
))
730 dev_warn(&pdev
->dev
, "could not create sysfs file\n");
732 ATOMIC_INIT_NOTIFIER_HEAD(&twl
->phy
.notifier
);
734 pm_runtime_use_autosuspend(&pdev
->dev
);
735 pm_runtime_set_autosuspend_delay(&pdev
->dev
, 2000);
736 pm_runtime_enable(&pdev
->dev
);
737 pm_runtime_get_sync(&pdev
->dev
);
739 /* Our job is to use irqs and status from the power module
740 * to keep the transceiver disabled when nothing's connected.
742 * FIXME we actually shouldn't start enabling it until the
743 * USB controller drivers have said they're ready, by calling
744 * set_host() and/or set_peripheral() ... OTG_capable boards
745 * need both handles, otherwise just one suffices.
747 status
= devm_request_threaded_irq(twl
->dev
, twl
->irq
, NULL
,
748 twl4030_usb_irq
, IRQF_TRIGGER_FALLING
|
749 IRQF_TRIGGER_RISING
| IRQF_ONESHOT
, "twl4030_usb", twl
);
751 dev_dbg(&pdev
->dev
, "can't get IRQ %d, err %d\n",
757 err
= phy_create_lookup(phy
, "usb", "musb-hdrc.0");
761 pm_runtime_mark_last_busy(&pdev
->dev
);
762 pm_runtime_put_autosuspend(twl
->dev
);
764 dev_info(&pdev
->dev
, "Initialized TWL4030 USB module\n");
768 static int twl4030_usb_remove(struct platform_device
*pdev
)
770 struct twl4030_usb
*twl
= platform_get_drvdata(pdev
);
773 usb_remove_phy(&twl
->phy
);
774 pm_runtime_get_sync(twl
->dev
);
775 cancel_delayed_work(&twl
->id_workaround_work
);
776 device_remove_file(twl
->dev
, &dev_attr_vbus
);
778 /* set transceiver mode to power on defaults */
779 twl4030_usb_set_mode(twl
, -1);
781 /* idle ulpi before powering off */
782 if (cable_present(twl
->linkstat
))
783 pm_runtime_put_noidle(twl
->dev
);
784 pm_runtime_mark_last_busy(twl
->dev
);
785 pm_runtime_dont_use_autosuspend(&pdev
->dev
);
786 pm_runtime_put_sync(twl
->dev
);
787 pm_runtime_disable(twl
->dev
);
789 /* autogate 60MHz ULPI clock,
790 * clear dpll clock request for i2c access,
793 val
= twl4030_usb_read(twl
, PHY_CLK_CTRL
);
795 val
|= PHY_CLK_CTRL_CLOCKGATING_EN
;
796 val
&= ~(PHY_CLK_CTRL_CLK32K_EN
| REQ_PHY_DPLL_CLK
);
797 twl4030_usb_write(twl
, PHY_CLK_CTRL
, (u8
)val
);
800 /* disable complete OTG block */
801 twl4030_usb_clear_bits(twl
, POWER_CTRL
, POWER_CTRL_OTG_ENAB
);
807 static const struct of_device_id twl4030_usb_id_table
[] = {
808 { .compatible
= "ti,twl4030-usb" },
811 MODULE_DEVICE_TABLE(of
, twl4030_usb_id_table
);
814 static struct platform_driver twl4030_usb_driver
= {
815 .probe
= twl4030_usb_probe
,
816 .remove
= twl4030_usb_remove
,
818 .name
= "twl4030_usb",
819 .pm
= &twl4030_usb_pm_ops
,
820 .of_match_table
= of_match_ptr(twl4030_usb_id_table
),
824 static int __init
twl4030_usb_init(void)
826 return platform_driver_register(&twl4030_usb_driver
);
828 subsys_initcall(twl4030_usb_init
);
830 static void __exit
twl4030_usb_exit(void)
832 platform_driver_unregister(&twl4030_usb_driver
);
834 module_exit(twl4030_usb_exit
);
836 MODULE_ALIAS("platform:twl4030_usb");
837 MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
838 MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
839 MODULE_LICENSE("GPL");