1 * Atmel Extensible Direct Memory Access Controller (XDMAC)
5 - compatible: Should be "atmel,sama5d4-dma" or "microchip,sam9x60-dma".
6 - reg: Should contain DMA registers location and length.
7 - interrupts: Should contain DMA interrupt.
8 - #dma-cells: Must be <1>, used to represent the number of integer cells in
9 the dmas property of client devices.
10 - The 1st cell specifies the channel configuration register:
11 - bit 13: SIF, source interface identifier, used to get the memory
13 - bit 14: DIF, destination interface identifier, used to get the peripheral
15 - bit 30-24: PERID, peripheral identifier.
19 dma1: dma-controller@f0004000 {
20 compatible = "atmel,sama5d4-dma";
21 reg = <0xf0004000 0x200>;
22 interrupts = <50 4 0>;
28 DMA clients connected to the Atmel XDMA controller must use the format
29 described in the dma.txt file, using a one-cell specifier for each channel.
30 The two cells in order are:
31 1. A phandle pointing to the DMA controller.
32 2. Channel configuration register. Configurable fields are:
33 - bit 13: SIF, source interface identifier, used to get the memory
35 - bit 14: DIF, destination interface identifier, used to get the peripheral
37 - bit 30-24: PERID, peripheral identifier.
42 compatible = "atmel,at91sam9x5-i2c";
43 reg = <0xf8024000 0x4000>;
44 interrupts = <34 4 6>;
46 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
47 | AT91_XDMAC_DT_PERID(6))>,
49 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
50 | AT91_XDMAC_DT_PERID(7))>;
51 dma-names = "tx", "rx";