1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Driver for Zarlink DVB-T MT352 demodulator
5 * Written by Holger Waechtler <holger@qanu.de>
6 * and Daniel Mack <daniel@qanu.de>
8 * AVerMedia AVerTV DVB-T 771 support by
9 * Wolfram Joost <dbox2@frokaschwei.de>
11 * Support for Samsung TDTC9251DH01C(M) tuner
12 * Copyright (C) 2004 Antonio Mancuso <antonio.mancuso@digitaltelevision.it>
13 * Amauri Celani <acelani@essegi.net>
15 * DVICO FusionHDTV DVB-T1 and DVICO FusionHDTV DVB-T Lite support by
16 * Christopher Pascoe <c.pascoe@itee.uq.edu.au>
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/string.h>
24 #include <linux/slab.h>
26 #include <media/dvb_frontend.h>
27 #include "mt352_priv.h"
31 struct i2c_adapter
* i2c
;
32 struct dvb_frontend frontend
;
34 /* configuration settings */
35 struct mt352_config config
;
39 #define dprintk(args...) \
41 if (debug) printk(KERN_DEBUG "mt352: " args); \
44 static int mt352_single_write(struct dvb_frontend
*fe
, u8 reg
, u8 val
)
46 struct mt352_state
* state
= fe
->demodulator_priv
;
47 u8 buf
[2] = { reg
, val
};
48 struct i2c_msg msg
= { .addr
= state
->config
.demod_address
, .flags
= 0,
49 .buf
= buf
, .len
= 2 };
50 int err
= i2c_transfer(state
->i2c
, &msg
, 1);
52 printk("mt352_write() to reg %x failed (err = %d)!\n", reg
, err
);
58 static int _mt352_write(struct dvb_frontend
* fe
, const u8 ibuf
[], int ilen
)
61 for (i
=0; i
< ilen
-1; i
++)
62 if ((err
= mt352_single_write(fe
,ibuf
[0]+i
,ibuf
[i
+1])))
68 static int mt352_read_register(struct mt352_state
* state
, u8 reg
)
73 struct i2c_msg msg
[] = { { .addr
= state
->config
.demod_address
,
75 .buf
= b0
, .len
= 1 },
76 { .addr
= state
->config
.demod_address
,
78 .buf
= b1
, .len
= 1 } };
80 ret
= i2c_transfer(state
->i2c
, msg
, 2);
83 printk("%s: readreg error (reg=%d, ret==%i)\n",
91 static int mt352_sleep(struct dvb_frontend
* fe
)
93 static u8 mt352_softdown
[] = { CLOCK_CTL
, 0x20, 0x08 };
95 _mt352_write(fe
, mt352_softdown
, sizeof(mt352_softdown
));
99 static void mt352_calc_nominal_rate(struct mt352_state
* state
,
103 u32 adc_clock
= 20480; /* 20.340 MHz */
118 if (state
->config
.adc_clock
)
119 adc_clock
= state
->config
.adc_clock
;
121 value
= 64 * bw
* (1<<16) / (7 * 8);
122 value
= value
* 1000 / adc_clock
;
123 dprintk("%s: bw %d, adc_clock %d => 0x%x\n",
124 __func__
, bw
, adc_clock
, value
);
129 static void mt352_calc_input_freq(struct mt352_state
* state
,
132 int adc_clock
= 20480; /* 20.480000 MHz */
133 int if2
= 36167; /* 36.166667 MHz */
136 if (state
->config
.adc_clock
)
137 adc_clock
= state
->config
.adc_clock
;
138 if (state
->config
.if2
)
139 if2
= state
->config
.if2
;
141 if (adc_clock
>= if2
* 2)
144 ife
= adc_clock
- (if2
% adc_clock
);
145 if (ife
> adc_clock
/ 2)
146 ife
= adc_clock
- ife
;
148 value
= -16374 * ife
/ adc_clock
;
149 dprintk("%s: if2 %d, ife %d, adc_clock %d => %d / 0x%x\n",
150 __func__
, if2
, ife
, adc_clock
, value
, value
& 0x3fff);
155 static int mt352_set_parameters(struct dvb_frontend
*fe
)
157 struct dtv_frontend_properties
*op
= &fe
->dtv_property_cache
;
158 struct mt352_state
* state
= fe
->demodulator_priv
;
159 unsigned char buf
[13];
160 static unsigned char tuner_go
[] = { 0x5d, 0x01 };
161 static unsigned char fsm_go
[] = { 0x5e, 0x01 };
162 unsigned int tps
= 0;
164 switch (op
->code_rate_HP
) {
184 switch (op
->code_rate_LP
) {
201 if (op
->hierarchy
== HIERARCHY_AUTO
||
202 op
->hierarchy
== HIERARCHY_NONE
)
209 switch (op
->modulation
) {
223 switch (op
->transmission_mode
) {
224 case TRANSMISSION_MODE_2K
:
225 case TRANSMISSION_MODE_AUTO
:
227 case TRANSMISSION_MODE_8K
:
234 switch (op
->guard_interval
) {
235 case GUARD_INTERVAL_1_32
:
236 case GUARD_INTERVAL_AUTO
:
238 case GUARD_INTERVAL_1_16
:
241 case GUARD_INTERVAL_1_8
:
244 case GUARD_INTERVAL_1_4
:
251 switch (op
->hierarchy
) {
269 buf
[0] = TPS_GIVEN_1
; /* TPS_GIVEN_1 and following registers */
271 buf
[1] = msb(tps
); /* TPS_GIVEN_(1|0) */
274 buf
[3] = 0x50; // old
275 // buf[3] = 0xf4; // pinnacle
277 mt352_calc_nominal_rate(state
, op
->bandwidth_hz
, buf
+4);
278 mt352_calc_input_freq(state
, buf
+6);
280 if (state
->config
.no_tuner
) {
281 if (fe
->ops
.tuner_ops
.set_params
) {
282 fe
->ops
.tuner_ops
.set_params(fe
);
283 if (fe
->ops
.i2c_gate_ctrl
)
284 fe
->ops
.i2c_gate_ctrl(fe
, 0);
287 _mt352_write(fe
, buf
, 8);
288 _mt352_write(fe
, fsm_go
, 2);
290 if (fe
->ops
.tuner_ops
.calc_regs
) {
291 fe
->ops
.tuner_ops
.calc_regs(fe
, buf
+8, 5);
293 _mt352_write(fe
, buf
, sizeof(buf
));
294 _mt352_write(fe
, tuner_go
, 2);
301 static int mt352_get_parameters(struct dvb_frontend
* fe
,
302 struct dtv_frontend_properties
*op
)
304 struct mt352_state
* state
= fe
->demodulator_priv
;
308 static const u8 tps_fec_to_api
[8] =
320 if ( (mt352_read_register(state
,0x00) & 0xC0) != 0xC0 )
323 /* Use TPS_RECEIVED-registers, not the TPS_CURRENT-registers because
324 * the mt352 sometimes works with the wrong parameters
326 tps
= (mt352_read_register(state
, TPS_RECEIVED_1
) << 8) | mt352_read_register(state
, TPS_RECEIVED_0
);
327 div
= (mt352_read_register(state
, CHAN_START_1
) << 8) | mt352_read_register(state
, CHAN_START_0
);
328 trl
= mt352_read_register(state
, TRL_NOMINAL_RATE_1
);
330 op
->code_rate_HP
= tps_fec_to_api
[(tps
>> 7) & 7];
331 op
->code_rate_LP
= tps_fec_to_api
[(tps
>> 4) & 7];
333 switch ( (tps
>> 13) & 3)
336 op
->modulation
= QPSK
;
339 op
->modulation
= QAM_16
;
342 op
->modulation
= QAM_64
;
345 op
->modulation
= QAM_AUTO
;
349 op
->transmission_mode
= (tps
& 0x01) ? TRANSMISSION_MODE_8K
: TRANSMISSION_MODE_2K
;
351 switch ( (tps
>> 2) & 3)
354 op
->guard_interval
= GUARD_INTERVAL_1_32
;
357 op
->guard_interval
= GUARD_INTERVAL_1_16
;
360 op
->guard_interval
= GUARD_INTERVAL_1_8
;
363 op
->guard_interval
= GUARD_INTERVAL_1_4
;
366 op
->guard_interval
= GUARD_INTERVAL_AUTO
;
370 switch ( (tps
>> 10) & 7)
373 op
->hierarchy
= HIERARCHY_NONE
;
376 op
->hierarchy
= HIERARCHY_1
;
379 op
->hierarchy
= HIERARCHY_2
;
382 op
->hierarchy
= HIERARCHY_4
;
385 op
->hierarchy
= HIERARCHY_AUTO
;
389 op
->frequency
= (500 * (div
- IF_FREQUENCYx6
)) / 3 * 1000;
392 op
->bandwidth_hz
= 8000000;
393 else if (trl
== 0x64)
394 op
->bandwidth_hz
= 7000000;
396 op
->bandwidth_hz
= 6000000;
399 if (mt352_read_register(state
, STATUS_2
) & 0x02)
400 op
->inversion
= INVERSION_OFF
;
402 op
->inversion
= INVERSION_ON
;
407 static int mt352_read_status(struct dvb_frontend
*fe
, enum fe_status
*status
)
409 struct mt352_state
* state
= fe
->demodulator_priv
;
414 * The MT352 design manual from Zarlink states (page 46-47):
416 * Notes about the TUNER_GO register:
418 * If the Read_Tuner_Byte (bit-1) is activated, then the tuner status
419 * byte is copied from the tuner to the STATUS_3 register and
420 * completion of the read operation is indicated by bit-5 of the
421 * INTERRUPT_3 register.
424 if ((s0
= mt352_read_register(state
, STATUS_0
)) < 0)
426 if ((s1
= mt352_read_register(state
, STATUS_1
)) < 0)
428 if ((s3
= mt352_read_register(state
, STATUS_3
)) < 0)
433 *status
|= FE_HAS_CARRIER
;
435 *status
|= FE_HAS_VITERBI
;
437 *status
|= FE_HAS_LOCK
;
439 *status
|= FE_HAS_SYNC
;
441 *status
|= FE_HAS_SIGNAL
;
443 if ((*status
& (FE_HAS_CARRIER
| FE_HAS_VITERBI
| FE_HAS_SYNC
)) !=
444 (FE_HAS_CARRIER
| FE_HAS_VITERBI
| FE_HAS_SYNC
))
445 *status
&= ~FE_HAS_LOCK
;
450 static int mt352_read_ber(struct dvb_frontend
* fe
, u32
* ber
)
452 struct mt352_state
* state
= fe
->demodulator_priv
;
454 *ber
= (mt352_read_register (state
, RS_ERR_CNT_2
) << 16) |
455 (mt352_read_register (state
, RS_ERR_CNT_1
) << 8) |
456 (mt352_read_register (state
, RS_ERR_CNT_0
));
461 static int mt352_read_signal_strength(struct dvb_frontend
* fe
, u16
* strength
)
463 struct mt352_state
* state
= fe
->demodulator_priv
;
465 /* align the 12 bit AGC gain with the most significant bits */
466 u16 signal
= ((mt352_read_register(state
, AGC_GAIN_1
) & 0x0f) << 12) |
467 (mt352_read_register(state
, AGC_GAIN_0
) << 4);
469 /* inverse of gain is signal strength */
474 static int mt352_read_snr(struct dvb_frontend
* fe
, u16
* snr
)
476 struct mt352_state
* state
= fe
->demodulator_priv
;
478 u8 _snr
= mt352_read_register (state
, SNR
);
479 *snr
= (_snr
<< 8) | _snr
;
484 static int mt352_read_ucblocks(struct dvb_frontend
* fe
, u32
* ucblocks
)
486 struct mt352_state
* state
= fe
->demodulator_priv
;
488 *ucblocks
= (mt352_read_register (state
, RS_UBC_1
) << 8) |
489 (mt352_read_register (state
, RS_UBC_0
));
494 static int mt352_get_tune_settings(struct dvb_frontend
* fe
, struct dvb_frontend_tune_settings
* fe_tune_settings
)
496 fe_tune_settings
->min_delay_ms
= 800;
497 fe_tune_settings
->step_size
= 0;
498 fe_tune_settings
->max_drift
= 0;
503 static int mt352_init(struct dvb_frontend
* fe
)
505 struct mt352_state
* state
= fe
->demodulator_priv
;
507 static u8 mt352_reset_attach
[] = { RESET
, 0xC0 };
509 dprintk("%s: hello\n",__func__
);
511 if ((mt352_read_register(state
, CLOCK_CTL
) & 0x10) == 0 ||
512 (mt352_read_register(state
, CONFIG
) & 0x20) == 0) {
514 /* Do a "hard" reset */
515 _mt352_write(fe
, mt352_reset_attach
, sizeof(mt352_reset_attach
));
516 return state
->config
.demod_init(fe
);
522 static void mt352_release(struct dvb_frontend
* fe
)
524 struct mt352_state
* state
= fe
->demodulator_priv
;
528 static const struct dvb_frontend_ops mt352_ops
;
530 struct dvb_frontend
* mt352_attach(const struct mt352_config
* config
,
531 struct i2c_adapter
* i2c
)
533 struct mt352_state
* state
= NULL
;
535 /* allocate memory for the internal state */
536 state
= kzalloc(sizeof(struct mt352_state
), GFP_KERNEL
);
537 if (state
== NULL
) goto error
;
539 /* setup the state */
541 memcpy(&state
->config
,config
,sizeof(struct mt352_config
));
543 /* check if the demod is there */
544 if (mt352_read_register(state
, CHIP_ID
) != ID_MT352
) goto error
;
546 /* create dvb_frontend */
547 memcpy(&state
->frontend
.ops
, &mt352_ops
, sizeof(struct dvb_frontend_ops
));
548 state
->frontend
.demodulator_priv
= state
;
549 return &state
->frontend
;
556 static const struct dvb_frontend_ops mt352_ops
= {
557 .delsys
= { SYS_DVBT
},
559 .name
= "Zarlink MT352 DVB-T",
560 .frequency_min_hz
= 174 * MHz
,
561 .frequency_max_hz
= 862 * MHz
,
562 .frequency_stepsize_hz
= 166667,
563 .caps
= FE_CAN_FEC_1_2
| FE_CAN_FEC_2_3
|
564 FE_CAN_FEC_3_4
| FE_CAN_FEC_5_6
| FE_CAN_FEC_7_8
|
566 FE_CAN_QPSK
| FE_CAN_QAM_16
| FE_CAN_QAM_64
| FE_CAN_QAM_AUTO
|
567 FE_CAN_TRANSMISSION_MODE_AUTO
| FE_CAN_GUARD_INTERVAL_AUTO
|
568 FE_CAN_HIERARCHY_AUTO
| FE_CAN_RECOVER
|
572 .release
= mt352_release
,
575 .sleep
= mt352_sleep
,
576 .write
= _mt352_write
,
578 .set_frontend
= mt352_set_parameters
,
579 .get_frontend
= mt352_get_parameters
,
580 .get_tune_settings
= mt352_get_tune_settings
,
582 .read_status
= mt352_read_status
,
583 .read_ber
= mt352_read_ber
,
584 .read_signal_strength
= mt352_read_signal_strength
,
585 .read_snr
= mt352_read_snr
,
586 .read_ucblocks
= mt352_read_ucblocks
,
589 module_param(debug
, int, 0644);
590 MODULE_PARM_DESC(debug
, "Turn on/off frontend debugging (default:off).");
592 MODULE_DESCRIPTION("Zarlink MT352 DVB-T Demodulator driver");
593 MODULE_AUTHOR("Holger Waechtler, Daniel Mack, Antonio Mancuso");
594 MODULE_LICENSE("GPL");
596 EXPORT_SYMBOL(mt352_attach
);