gpio: rcar: Fix runtime PM imbalance on error
[linux/fpc-iii.git] / drivers / net / wireless / intel / iwlwifi / fw / dbg.c
blob14ac7153a3e7b049abe019f6306cc1e1343830c7
1 /******************************************************************************
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
6 * GPL LICENSE SUMMARY
8 * Copyright(c) 2008 - 2014 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10 * Copyright(c) 2015 - 2017 Intel Deutschland GmbH
11 * Copyright(c) 2018 - 2020 Intel Corporation
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of version 2 of the GNU General Public License as
15 * published by the Free Software Foundation.
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
22 * The full GNU General Public License is included in this distribution
23 * in the file called COPYING.
25 * Contact Information:
26 * Intel Linux Wireless <linuxwifi@intel.com>
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 * BSD LICENSE
31 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
32 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
33 * Copyright(c) 2015 - 2017 Intel Deutschland GmbH
34 * Copyright(c) 2018 - 2020 Intel Corporation
35 * All rights reserved.
37 * Redistribution and use in source and binary forms, with or without
38 * modification, are permitted provided that the following conditions
39 * are met:
41 * * Redistributions of source code must retain the above copyright
42 * notice, this list of conditions and the following disclaimer.
43 * * Redistributions in binary form must reproduce the above copyright
44 * notice, this list of conditions and the following disclaimer in
45 * the documentation and/or other materials provided with the
46 * distribution.
47 * * Neither the name Intel Corporation nor the names of its
48 * contributors may be used to endorse or promote products derived
49 * from this software without specific prior written permission.
51 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
52 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
53 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
54 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
55 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
56 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
57 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
61 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 *****************************************************************************/
64 #include <linux/devcoredump.h>
65 #include "iwl-drv.h"
66 #include "runtime.h"
67 #include "dbg.h"
68 #include "debugfs.h"
69 #include "iwl-io.h"
70 #include "iwl-prph.h"
71 #include "iwl-csr.h"
73 /**
74 * struct iwl_fw_dump_ptrs - set of pointers needed for the fw-error-dump
76 * @fwrt_ptr: pointer to the buffer coming from fwrt
77 * @trans_ptr: pointer to struct %iwl_trans_dump_data which contains the
78 * transport's data.
79 * @trans_len: length of the valid data in trans_ptr
80 * @fwrt_len: length of the valid data in fwrt_ptr
82 struct iwl_fw_dump_ptrs {
83 struct iwl_trans_dump_data *trans_ptr;
84 void *fwrt_ptr;
85 u32 fwrt_len;
88 #define RADIO_REG_MAX_READ 0x2ad
89 static void iwl_read_radio_regs(struct iwl_fw_runtime *fwrt,
90 struct iwl_fw_error_dump_data **dump_data)
92 u8 *pos = (void *)(*dump_data)->data;
93 unsigned long flags;
94 int i;
96 IWL_DEBUG_INFO(fwrt, "WRT radio registers dump\n");
98 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
99 return;
101 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RADIO_REG);
102 (*dump_data)->len = cpu_to_le32(RADIO_REG_MAX_READ);
104 for (i = 0; i < RADIO_REG_MAX_READ; i++) {
105 u32 rd_cmd = RADIO_RSP_RD_CMD;
107 rd_cmd |= i << RADIO_RSP_ADDR_POS;
108 iwl_write_prph_no_grab(fwrt->trans, RSP_RADIO_CMD, rd_cmd);
109 *pos = (u8)iwl_read_prph_no_grab(fwrt->trans, RSP_RADIO_RDDAT);
111 pos++;
114 *dump_data = iwl_fw_error_next_data(*dump_data);
116 iwl_trans_release_nic_access(fwrt->trans, &flags);
119 static void iwl_fwrt_dump_rxf(struct iwl_fw_runtime *fwrt,
120 struct iwl_fw_error_dump_data **dump_data,
121 int size, u32 offset, int fifo_num)
123 struct iwl_fw_error_dump_fifo *fifo_hdr;
124 u32 *fifo_data;
125 u32 fifo_len;
126 int i;
128 fifo_hdr = (void *)(*dump_data)->data;
129 fifo_data = (void *)fifo_hdr->data;
130 fifo_len = size;
132 /* No need to try to read the data if the length is 0 */
133 if (fifo_len == 0)
134 return;
136 /* Add a TLV for the RXF */
137 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RXF);
138 (*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
140 fifo_hdr->fifo_num = cpu_to_le32(fifo_num);
141 fifo_hdr->available_bytes =
142 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
143 RXF_RD_D_SPACE + offset));
144 fifo_hdr->wr_ptr =
145 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
146 RXF_RD_WR_PTR + offset));
147 fifo_hdr->rd_ptr =
148 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
149 RXF_RD_RD_PTR + offset));
150 fifo_hdr->fence_ptr =
151 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
152 RXF_RD_FENCE_PTR + offset));
153 fifo_hdr->fence_mode =
154 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
155 RXF_SET_FENCE_MODE + offset));
157 /* Lock fence */
158 iwl_trans_write_prph(fwrt->trans, RXF_SET_FENCE_MODE + offset, 0x1);
159 /* Set fence pointer to the same place like WR pointer */
160 iwl_trans_write_prph(fwrt->trans, RXF_LD_WR2FENCE + offset, 0x1);
161 /* Set fence offset */
162 iwl_trans_write_prph(fwrt->trans,
163 RXF_LD_FENCE_OFFSET_ADDR + offset, 0x0);
165 /* Read FIFO */
166 fifo_len /= sizeof(u32); /* Size in DWORDS */
167 for (i = 0; i < fifo_len; i++)
168 fifo_data[i] = iwl_trans_read_prph(fwrt->trans,
169 RXF_FIFO_RD_FENCE_INC +
170 offset);
171 *dump_data = iwl_fw_error_next_data(*dump_data);
174 static void iwl_fwrt_dump_txf(struct iwl_fw_runtime *fwrt,
175 struct iwl_fw_error_dump_data **dump_data,
176 int size, u32 offset, int fifo_num)
178 struct iwl_fw_error_dump_fifo *fifo_hdr;
179 u32 *fifo_data;
180 u32 fifo_len;
181 int i;
183 fifo_hdr = (void *)(*dump_data)->data;
184 fifo_data = (void *)fifo_hdr->data;
185 fifo_len = size;
187 /* No need to try to read the data if the length is 0 */
188 if (fifo_len == 0)
189 return;
191 /* Add a TLV for the FIFO */
192 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXF);
193 (*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
195 fifo_hdr->fifo_num = cpu_to_le32(fifo_num);
196 fifo_hdr->available_bytes =
197 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
198 TXF_FIFO_ITEM_CNT + offset));
199 fifo_hdr->wr_ptr =
200 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
201 TXF_WR_PTR + offset));
202 fifo_hdr->rd_ptr =
203 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
204 TXF_RD_PTR + offset));
205 fifo_hdr->fence_ptr =
206 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
207 TXF_FENCE_PTR + offset));
208 fifo_hdr->fence_mode =
209 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
210 TXF_LOCK_FENCE + offset));
212 /* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */
213 iwl_trans_write_prph(fwrt->trans, TXF_READ_MODIFY_ADDR + offset,
214 TXF_WR_PTR + offset);
216 /* Dummy-read to advance the read pointer to the head */
217 iwl_trans_read_prph(fwrt->trans, TXF_READ_MODIFY_DATA + offset);
219 /* Read FIFO */
220 fifo_len /= sizeof(u32); /* Size in DWORDS */
221 for (i = 0; i < fifo_len; i++)
222 fifo_data[i] = iwl_trans_read_prph(fwrt->trans,
223 TXF_READ_MODIFY_DATA +
224 offset);
225 *dump_data = iwl_fw_error_next_data(*dump_data);
228 static void iwl_fw_dump_rxf(struct iwl_fw_runtime *fwrt,
229 struct iwl_fw_error_dump_data **dump_data)
231 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
232 unsigned long flags;
234 IWL_DEBUG_INFO(fwrt, "WRT RX FIFO dump\n");
236 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
237 return;
239 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF)) {
240 /* Pull RXF1 */
241 iwl_fwrt_dump_rxf(fwrt, dump_data,
242 cfg->lmac[0].rxfifo1_size, 0, 0);
243 /* Pull RXF2 */
244 iwl_fwrt_dump_rxf(fwrt, dump_data, cfg->rxfifo2_size,
245 RXF_DIFF_FROM_PREV +
246 fwrt->trans->trans_cfg->umac_prph_offset, 1);
247 /* Pull LMAC2 RXF1 */
248 if (fwrt->smem_cfg.num_lmacs > 1)
249 iwl_fwrt_dump_rxf(fwrt, dump_data,
250 cfg->lmac[1].rxfifo1_size,
251 LMAC2_PRPH_OFFSET, 2);
254 iwl_trans_release_nic_access(fwrt->trans, &flags);
257 static void iwl_fw_dump_txf(struct iwl_fw_runtime *fwrt,
258 struct iwl_fw_error_dump_data **dump_data)
260 struct iwl_fw_error_dump_fifo *fifo_hdr;
261 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
262 u32 *fifo_data;
263 u32 fifo_len;
264 unsigned long flags;
265 int i, j;
267 IWL_DEBUG_INFO(fwrt, "WRT TX FIFO dump\n");
269 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
270 return;
272 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF)) {
273 /* Pull TXF data from LMAC1 */
274 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; i++) {
275 /* Mark the number of TXF we're pulling now */
276 iwl_trans_write_prph(fwrt->trans, TXF_LARC_NUM, i);
277 iwl_fwrt_dump_txf(fwrt, dump_data,
278 cfg->lmac[0].txfifo_size[i], 0, i);
281 /* Pull TXF data from LMAC2 */
282 if (fwrt->smem_cfg.num_lmacs > 1) {
283 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries;
284 i++) {
285 /* Mark the number of TXF we're pulling now */
286 iwl_trans_write_prph(fwrt->trans,
287 TXF_LARC_NUM +
288 LMAC2_PRPH_OFFSET, i);
289 iwl_fwrt_dump_txf(fwrt, dump_data,
290 cfg->lmac[1].txfifo_size[i],
291 LMAC2_PRPH_OFFSET,
292 i + cfg->num_txfifo_entries);
297 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) &&
298 fw_has_capa(&fwrt->fw->ucode_capa,
299 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)) {
300 /* Pull UMAC internal TXF data from all TXFs */
301 for (i = 0;
302 i < ARRAY_SIZE(fwrt->smem_cfg.internal_txfifo_size);
303 i++) {
304 fifo_hdr = (void *)(*dump_data)->data;
305 fifo_data = (void *)fifo_hdr->data;
306 fifo_len = fwrt->smem_cfg.internal_txfifo_size[i];
308 /* No need to try to read the data if the length is 0 */
309 if (fifo_len == 0)
310 continue;
312 /* Add a TLV for the internal FIFOs */
313 (*dump_data)->type =
314 cpu_to_le32(IWL_FW_ERROR_DUMP_INTERNAL_TXF);
315 (*dump_data)->len =
316 cpu_to_le32(fifo_len + sizeof(*fifo_hdr));
318 fifo_hdr->fifo_num = cpu_to_le32(i);
320 /* Mark the number of TXF we're pulling now */
321 iwl_trans_write_prph(fwrt->trans, TXF_CPU2_NUM, i +
322 fwrt->smem_cfg.num_txfifo_entries);
324 fifo_hdr->available_bytes =
325 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
326 TXF_CPU2_FIFO_ITEM_CNT));
327 fifo_hdr->wr_ptr =
328 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
329 TXF_CPU2_WR_PTR));
330 fifo_hdr->rd_ptr =
331 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
332 TXF_CPU2_RD_PTR));
333 fifo_hdr->fence_ptr =
334 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
335 TXF_CPU2_FENCE_PTR));
336 fifo_hdr->fence_mode =
337 cpu_to_le32(iwl_trans_read_prph(fwrt->trans,
338 TXF_CPU2_LOCK_FENCE));
340 /* Set TXF_CPU2_READ_MODIFY_ADDR to TXF_CPU2_WR_PTR */
341 iwl_trans_write_prph(fwrt->trans,
342 TXF_CPU2_READ_MODIFY_ADDR,
343 TXF_CPU2_WR_PTR);
345 /* Dummy-read to advance the read pointer to head */
346 iwl_trans_read_prph(fwrt->trans,
347 TXF_CPU2_READ_MODIFY_DATA);
349 /* Read FIFO */
350 fifo_len /= sizeof(u32); /* Size in DWORDS */
351 for (j = 0; j < fifo_len; j++)
352 fifo_data[j] =
353 iwl_trans_read_prph(fwrt->trans,
354 TXF_CPU2_READ_MODIFY_DATA);
355 *dump_data = iwl_fw_error_next_data(*dump_data);
359 iwl_trans_release_nic_access(fwrt->trans, &flags);
362 #define IWL8260_ICCM_OFFSET 0x44000 /* Only for B-step */
363 #define IWL8260_ICCM_LEN 0xC000 /* Only for B-step */
365 struct iwl_prph_range {
366 u32 start, end;
369 static const struct iwl_prph_range iwl_prph_dump_addr_comm[] = {
370 { .start = 0x00a00000, .end = 0x00a00000 },
371 { .start = 0x00a0000c, .end = 0x00a00024 },
372 { .start = 0x00a0002c, .end = 0x00a0003c },
373 { .start = 0x00a00410, .end = 0x00a00418 },
374 { .start = 0x00a00420, .end = 0x00a00420 },
375 { .start = 0x00a00428, .end = 0x00a00428 },
376 { .start = 0x00a00430, .end = 0x00a0043c },
377 { .start = 0x00a00444, .end = 0x00a00444 },
378 { .start = 0x00a004c0, .end = 0x00a004cc },
379 { .start = 0x00a004d8, .end = 0x00a004d8 },
380 { .start = 0x00a004e0, .end = 0x00a004f0 },
381 { .start = 0x00a00840, .end = 0x00a00840 },
382 { .start = 0x00a00850, .end = 0x00a00858 },
383 { .start = 0x00a01004, .end = 0x00a01008 },
384 { .start = 0x00a01010, .end = 0x00a01010 },
385 { .start = 0x00a01018, .end = 0x00a01018 },
386 { .start = 0x00a01024, .end = 0x00a01024 },
387 { .start = 0x00a0102c, .end = 0x00a01034 },
388 { .start = 0x00a0103c, .end = 0x00a01040 },
389 { .start = 0x00a01048, .end = 0x00a01094 },
390 { .start = 0x00a01c00, .end = 0x00a01c20 },
391 { .start = 0x00a01c58, .end = 0x00a01c58 },
392 { .start = 0x00a01c7c, .end = 0x00a01c7c },
393 { .start = 0x00a01c28, .end = 0x00a01c54 },
394 { .start = 0x00a01c5c, .end = 0x00a01c5c },
395 { .start = 0x00a01c60, .end = 0x00a01cdc },
396 { .start = 0x00a01ce0, .end = 0x00a01d0c },
397 { .start = 0x00a01d18, .end = 0x00a01d20 },
398 { .start = 0x00a01d2c, .end = 0x00a01d30 },
399 { .start = 0x00a01d40, .end = 0x00a01d5c },
400 { .start = 0x00a01d80, .end = 0x00a01d80 },
401 { .start = 0x00a01d98, .end = 0x00a01d9c },
402 { .start = 0x00a01da8, .end = 0x00a01da8 },
403 { .start = 0x00a01db8, .end = 0x00a01df4 },
404 { .start = 0x00a01dc0, .end = 0x00a01dfc },
405 { .start = 0x00a01e00, .end = 0x00a01e2c },
406 { .start = 0x00a01e40, .end = 0x00a01e60 },
407 { .start = 0x00a01e68, .end = 0x00a01e6c },
408 { .start = 0x00a01e74, .end = 0x00a01e74 },
409 { .start = 0x00a01e84, .end = 0x00a01e90 },
410 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
411 { .start = 0x00a01ed0, .end = 0x00a01ee0 },
412 { .start = 0x00a01f00, .end = 0x00a01f1c },
413 { .start = 0x00a01f44, .end = 0x00a01ffc },
414 { .start = 0x00a02000, .end = 0x00a02048 },
415 { .start = 0x00a02068, .end = 0x00a020f0 },
416 { .start = 0x00a02100, .end = 0x00a02118 },
417 { .start = 0x00a02140, .end = 0x00a0214c },
418 { .start = 0x00a02168, .end = 0x00a0218c },
419 { .start = 0x00a021c0, .end = 0x00a021c0 },
420 { .start = 0x00a02400, .end = 0x00a02410 },
421 { .start = 0x00a02418, .end = 0x00a02420 },
422 { .start = 0x00a02428, .end = 0x00a0242c },
423 { .start = 0x00a02434, .end = 0x00a02434 },
424 { .start = 0x00a02440, .end = 0x00a02460 },
425 { .start = 0x00a02468, .end = 0x00a024b0 },
426 { .start = 0x00a024c8, .end = 0x00a024cc },
427 { .start = 0x00a02500, .end = 0x00a02504 },
428 { .start = 0x00a0250c, .end = 0x00a02510 },
429 { .start = 0x00a02540, .end = 0x00a02554 },
430 { .start = 0x00a02580, .end = 0x00a025f4 },
431 { .start = 0x00a02600, .end = 0x00a0260c },
432 { .start = 0x00a02648, .end = 0x00a02650 },
433 { .start = 0x00a02680, .end = 0x00a02680 },
434 { .start = 0x00a026c0, .end = 0x00a026d0 },
435 { .start = 0x00a02700, .end = 0x00a0270c },
436 { .start = 0x00a02804, .end = 0x00a02804 },
437 { .start = 0x00a02818, .end = 0x00a0281c },
438 { .start = 0x00a02c00, .end = 0x00a02db4 },
439 { .start = 0x00a02df4, .end = 0x00a02fb0 },
440 { .start = 0x00a03000, .end = 0x00a03014 },
441 { .start = 0x00a0301c, .end = 0x00a0302c },
442 { .start = 0x00a03034, .end = 0x00a03038 },
443 { .start = 0x00a03040, .end = 0x00a03048 },
444 { .start = 0x00a03060, .end = 0x00a03068 },
445 { .start = 0x00a03070, .end = 0x00a03074 },
446 { .start = 0x00a0307c, .end = 0x00a0307c },
447 { .start = 0x00a03080, .end = 0x00a03084 },
448 { .start = 0x00a0308c, .end = 0x00a03090 },
449 { .start = 0x00a03098, .end = 0x00a03098 },
450 { .start = 0x00a030a0, .end = 0x00a030a0 },
451 { .start = 0x00a030a8, .end = 0x00a030b4 },
452 { .start = 0x00a030bc, .end = 0x00a030bc },
453 { .start = 0x00a030c0, .end = 0x00a0312c },
454 { .start = 0x00a03c00, .end = 0x00a03c5c },
455 { .start = 0x00a04400, .end = 0x00a04454 },
456 { .start = 0x00a04460, .end = 0x00a04474 },
457 { .start = 0x00a044c0, .end = 0x00a044ec },
458 { .start = 0x00a04500, .end = 0x00a04504 },
459 { .start = 0x00a04510, .end = 0x00a04538 },
460 { .start = 0x00a04540, .end = 0x00a04548 },
461 { .start = 0x00a04560, .end = 0x00a0457c },
462 { .start = 0x00a04590, .end = 0x00a04598 },
463 { .start = 0x00a045c0, .end = 0x00a045f4 },
466 static const struct iwl_prph_range iwl_prph_dump_addr_9000[] = {
467 { .start = 0x00a05c00, .end = 0x00a05c18 },
468 { .start = 0x00a05400, .end = 0x00a056e8 },
469 { .start = 0x00a08000, .end = 0x00a098bc },
470 { .start = 0x00a02400, .end = 0x00a02758 },
471 { .start = 0x00a04764, .end = 0x00a0476c },
472 { .start = 0x00a04770, .end = 0x00a04774 },
473 { .start = 0x00a04620, .end = 0x00a04624 },
476 static const struct iwl_prph_range iwl_prph_dump_addr_22000[] = {
477 { .start = 0x00a00000, .end = 0x00a00000 },
478 { .start = 0x00a0000c, .end = 0x00a00024 },
479 { .start = 0x00a0002c, .end = 0x00a00034 },
480 { .start = 0x00a0003c, .end = 0x00a0003c },
481 { .start = 0x00a00410, .end = 0x00a00418 },
482 { .start = 0x00a00420, .end = 0x00a00420 },
483 { .start = 0x00a00428, .end = 0x00a00428 },
484 { .start = 0x00a00430, .end = 0x00a0043c },
485 { .start = 0x00a00444, .end = 0x00a00444 },
486 { .start = 0x00a00840, .end = 0x00a00840 },
487 { .start = 0x00a00850, .end = 0x00a00858 },
488 { .start = 0x00a01004, .end = 0x00a01008 },
489 { .start = 0x00a01010, .end = 0x00a01010 },
490 { .start = 0x00a01018, .end = 0x00a01018 },
491 { .start = 0x00a01024, .end = 0x00a01024 },
492 { .start = 0x00a0102c, .end = 0x00a01034 },
493 { .start = 0x00a0103c, .end = 0x00a01040 },
494 { .start = 0x00a01048, .end = 0x00a01050 },
495 { .start = 0x00a01058, .end = 0x00a01058 },
496 { .start = 0x00a01060, .end = 0x00a01070 },
497 { .start = 0x00a0108c, .end = 0x00a0108c },
498 { .start = 0x00a01c20, .end = 0x00a01c28 },
499 { .start = 0x00a01d10, .end = 0x00a01d10 },
500 { .start = 0x00a01e28, .end = 0x00a01e2c },
501 { .start = 0x00a01e60, .end = 0x00a01e60 },
502 { .start = 0x00a01e80, .end = 0x00a01e80 },
503 { .start = 0x00a01ea0, .end = 0x00a01ea0 },
504 { .start = 0x00a02000, .end = 0x00a0201c },
505 { .start = 0x00a02024, .end = 0x00a02024 },
506 { .start = 0x00a02040, .end = 0x00a02048 },
507 { .start = 0x00a020c0, .end = 0x00a020e0 },
508 { .start = 0x00a02400, .end = 0x00a02404 },
509 { .start = 0x00a0240c, .end = 0x00a02414 },
510 { .start = 0x00a0241c, .end = 0x00a0243c },
511 { .start = 0x00a02448, .end = 0x00a024bc },
512 { .start = 0x00a024c4, .end = 0x00a024cc },
513 { .start = 0x00a02508, .end = 0x00a02508 },
514 { .start = 0x00a02510, .end = 0x00a02514 },
515 { .start = 0x00a0251c, .end = 0x00a0251c },
516 { .start = 0x00a0252c, .end = 0x00a0255c },
517 { .start = 0x00a02564, .end = 0x00a025a0 },
518 { .start = 0x00a025a8, .end = 0x00a025b4 },
519 { .start = 0x00a025c0, .end = 0x00a025c0 },
520 { .start = 0x00a025e8, .end = 0x00a025f4 },
521 { .start = 0x00a02c08, .end = 0x00a02c18 },
522 { .start = 0x00a02c2c, .end = 0x00a02c38 },
523 { .start = 0x00a02c68, .end = 0x00a02c78 },
524 { .start = 0x00a03000, .end = 0x00a03000 },
525 { .start = 0x00a03010, .end = 0x00a03014 },
526 { .start = 0x00a0301c, .end = 0x00a0302c },
527 { .start = 0x00a03034, .end = 0x00a03038 },
528 { .start = 0x00a03040, .end = 0x00a03044 },
529 { .start = 0x00a03060, .end = 0x00a03068 },
530 { .start = 0x00a03070, .end = 0x00a03070 },
531 { .start = 0x00a0307c, .end = 0x00a03084 },
532 { .start = 0x00a0308c, .end = 0x00a03090 },
533 { .start = 0x00a03098, .end = 0x00a03098 },
534 { .start = 0x00a030a0, .end = 0x00a030a0 },
535 { .start = 0x00a030a8, .end = 0x00a030b4 },
536 { .start = 0x00a030bc, .end = 0x00a030c0 },
537 { .start = 0x00a030c8, .end = 0x00a030f4 },
538 { .start = 0x00a03100, .end = 0x00a0312c },
539 { .start = 0x00a03c00, .end = 0x00a03c5c },
540 { .start = 0x00a04400, .end = 0x00a04454 },
541 { .start = 0x00a04460, .end = 0x00a04474 },
542 { .start = 0x00a044c0, .end = 0x00a044ec },
543 { .start = 0x00a04500, .end = 0x00a04504 },
544 { .start = 0x00a04510, .end = 0x00a04538 },
545 { .start = 0x00a04540, .end = 0x00a04548 },
546 { .start = 0x00a04560, .end = 0x00a04560 },
547 { .start = 0x00a04570, .end = 0x00a0457c },
548 { .start = 0x00a04590, .end = 0x00a04590 },
549 { .start = 0x00a04598, .end = 0x00a04598 },
550 { .start = 0x00a045c0, .end = 0x00a045f4 },
551 { .start = 0x00a05c18, .end = 0x00a05c1c },
552 { .start = 0x00a0c000, .end = 0x00a0c018 },
553 { .start = 0x00a0c020, .end = 0x00a0c028 },
554 { .start = 0x00a0c038, .end = 0x00a0c094 },
555 { .start = 0x00a0c0c0, .end = 0x00a0c104 },
556 { .start = 0x00a0c10c, .end = 0x00a0c118 },
557 { .start = 0x00a0c150, .end = 0x00a0c174 },
558 { .start = 0x00a0c17c, .end = 0x00a0c188 },
559 { .start = 0x00a0c190, .end = 0x00a0c198 },
560 { .start = 0x00a0c1a0, .end = 0x00a0c1a8 },
561 { .start = 0x00a0c1b0, .end = 0x00a0c1b8 },
564 static const struct iwl_prph_range iwl_prph_dump_addr_ax210[] = {
565 { .start = 0x00d03c00, .end = 0x00d03c64 },
566 { .start = 0x00d05c18, .end = 0x00d05c1c },
567 { .start = 0x00d0c000, .end = 0x00d0c174 },
570 static void iwl_read_prph_block(struct iwl_trans *trans, u32 start,
571 u32 len_bytes, __le32 *data)
573 u32 i;
575 for (i = 0; i < len_bytes; i += 4)
576 *data++ = cpu_to_le32(iwl_read_prph_no_grab(trans, start + i));
579 static void iwl_dump_prph(struct iwl_fw_runtime *fwrt,
580 const struct iwl_prph_range *iwl_prph_dump_addr,
581 u32 range_len, void *ptr)
583 struct iwl_fw_error_dump_prph *prph;
584 struct iwl_trans *trans = fwrt->trans;
585 struct iwl_fw_error_dump_data **data =
586 (struct iwl_fw_error_dump_data **)ptr;
587 unsigned long flags;
588 u32 i;
590 if (!data)
591 return;
593 IWL_DEBUG_INFO(trans, "WRT PRPH dump\n");
595 if (!iwl_trans_grab_nic_access(trans, &flags))
596 return;
598 for (i = 0; i < range_len; i++) {
599 /* The range includes both boundaries */
600 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
601 iwl_prph_dump_addr[i].start + 4;
603 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
604 (*data)->len = cpu_to_le32(sizeof(*prph) +
605 num_bytes_in_chunk);
606 prph = (void *)(*data)->data;
607 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
609 iwl_read_prph_block(trans, iwl_prph_dump_addr[i].start,
610 /* our range is inclusive, hence + 4 */
611 iwl_prph_dump_addr[i].end -
612 iwl_prph_dump_addr[i].start + 4,
613 (void *)prph->data);
615 *data = iwl_fw_error_next_data(*data);
618 iwl_trans_release_nic_access(trans, &flags);
622 * alloc_sgtable - allocates scallerlist table in the given size,
623 * fills it with pages and returns it
624 * @size: the size (in bytes) of the table
626 static struct scatterlist *alloc_sgtable(int size)
628 int alloc_size, nents, i;
629 struct page *new_page;
630 struct scatterlist *iter;
631 struct scatterlist *table;
633 nents = DIV_ROUND_UP(size, PAGE_SIZE);
634 table = kcalloc(nents, sizeof(*table), GFP_KERNEL);
635 if (!table)
636 return NULL;
637 sg_init_table(table, nents);
638 iter = table;
639 for_each_sg(table, iter, sg_nents(table), i) {
640 new_page = alloc_page(GFP_KERNEL);
641 if (!new_page) {
642 /* release all previous allocated pages in the table */
643 iter = table;
644 for_each_sg(table, iter, sg_nents(table), i) {
645 new_page = sg_page(iter);
646 if (new_page)
647 __free_page(new_page);
649 kfree(table);
650 return NULL;
652 alloc_size = min_t(int, size, PAGE_SIZE);
653 size -= PAGE_SIZE;
654 sg_set_page(iter, new_page, alloc_size, 0);
656 return table;
659 static void iwl_fw_get_prph_len(struct iwl_fw_runtime *fwrt,
660 const struct iwl_prph_range *iwl_prph_dump_addr,
661 u32 range_len, void *ptr)
663 u32 *prph_len = (u32 *)ptr;
664 int i, num_bytes_in_chunk;
666 if (!prph_len)
667 return;
669 for (i = 0; i < range_len; i++) {
670 /* The range includes both boundaries */
671 num_bytes_in_chunk =
672 iwl_prph_dump_addr[i].end -
673 iwl_prph_dump_addr[i].start + 4;
675 *prph_len += sizeof(struct iwl_fw_error_dump_data) +
676 sizeof(struct iwl_fw_error_dump_prph) +
677 num_bytes_in_chunk;
681 static void iwl_fw_prph_handler(struct iwl_fw_runtime *fwrt, void *ptr,
682 void (*handler)(struct iwl_fw_runtime *,
683 const struct iwl_prph_range *,
684 u32, void *))
686 u32 range_len;
688 if (fwrt->trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
689 range_len = ARRAY_SIZE(iwl_prph_dump_addr_ax210);
690 handler(fwrt, iwl_prph_dump_addr_ax210, range_len, ptr);
691 } else if (fwrt->trans->trans_cfg->device_family >=
692 IWL_DEVICE_FAMILY_22000) {
693 range_len = ARRAY_SIZE(iwl_prph_dump_addr_22000);
694 handler(fwrt, iwl_prph_dump_addr_22000, range_len, ptr);
695 } else {
696 range_len = ARRAY_SIZE(iwl_prph_dump_addr_comm);
697 handler(fwrt, iwl_prph_dump_addr_comm, range_len, ptr);
699 if (fwrt->trans->trans_cfg->mq_rx_supported) {
700 range_len = ARRAY_SIZE(iwl_prph_dump_addr_9000);
701 handler(fwrt, iwl_prph_dump_addr_9000, range_len, ptr);
706 static void iwl_fw_dump_mem(struct iwl_fw_runtime *fwrt,
707 struct iwl_fw_error_dump_data **dump_data,
708 u32 len, u32 ofs, u32 type)
710 struct iwl_fw_error_dump_mem *dump_mem;
712 if (!len)
713 return;
715 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM);
716 (*dump_data)->len = cpu_to_le32(len + sizeof(*dump_mem));
717 dump_mem = (void *)(*dump_data)->data;
718 dump_mem->type = cpu_to_le32(type);
719 dump_mem->offset = cpu_to_le32(ofs);
720 iwl_trans_read_mem_bytes(fwrt->trans, ofs, dump_mem->data, len);
721 *dump_data = iwl_fw_error_next_data(*dump_data);
723 IWL_DEBUG_INFO(fwrt, "WRT memory dump. Type=%u\n", dump_mem->type);
726 #define ADD_LEN(len, item_len, const_len) \
727 do {size_t item = item_len; len += (!!item) * const_len + item; } \
728 while (0)
730 static int iwl_fw_rxf_len(struct iwl_fw_runtime *fwrt,
731 struct iwl_fwrt_shared_mem_cfg *mem_cfg)
733 size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) +
734 sizeof(struct iwl_fw_error_dump_fifo);
735 u32 fifo_len = 0;
736 int i;
738 if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF))
739 return 0;
741 /* Count RXF2 size */
742 ADD_LEN(fifo_len, mem_cfg->rxfifo2_size, hdr_len);
744 /* Count RXF1 sizes */
745 if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC))
746 mem_cfg->num_lmacs = MAX_NUM_LMAC;
748 for (i = 0; i < mem_cfg->num_lmacs; i++)
749 ADD_LEN(fifo_len, mem_cfg->lmac[i].rxfifo1_size, hdr_len);
751 return fifo_len;
754 static int iwl_fw_txf_len(struct iwl_fw_runtime *fwrt,
755 struct iwl_fwrt_shared_mem_cfg *mem_cfg)
757 size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) +
758 sizeof(struct iwl_fw_error_dump_fifo);
759 u32 fifo_len = 0;
760 int i;
762 if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF))
763 goto dump_internal_txf;
765 /* Count TXF sizes */
766 if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC))
767 mem_cfg->num_lmacs = MAX_NUM_LMAC;
769 for (i = 0; i < mem_cfg->num_lmacs; i++) {
770 int j;
772 for (j = 0; j < mem_cfg->num_txfifo_entries; j++)
773 ADD_LEN(fifo_len, mem_cfg->lmac[i].txfifo_size[j],
774 hdr_len);
777 dump_internal_txf:
778 if (!(iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) &&
779 fw_has_capa(&fwrt->fw->ucode_capa,
780 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)))
781 goto out;
783 for (i = 0; i < ARRAY_SIZE(mem_cfg->internal_txfifo_size); i++)
784 ADD_LEN(fifo_len, mem_cfg->internal_txfifo_size[i], hdr_len);
786 out:
787 return fifo_len;
790 static void iwl_dump_paging(struct iwl_fw_runtime *fwrt,
791 struct iwl_fw_error_dump_data **data)
793 int i;
795 IWL_DEBUG_INFO(fwrt, "WRT paging dump\n");
796 for (i = 1; i < fwrt->num_of_paging_blk + 1; i++) {
797 struct iwl_fw_error_dump_paging *paging;
798 struct page *pages =
799 fwrt->fw_paging_db[i].fw_paging_block;
800 dma_addr_t addr = fwrt->fw_paging_db[i].fw_paging_phys;
802 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
803 (*data)->len = cpu_to_le32(sizeof(*paging) +
804 PAGING_BLOCK_SIZE);
805 paging = (void *)(*data)->data;
806 paging->index = cpu_to_le32(i);
807 dma_sync_single_for_cpu(fwrt->trans->dev, addr,
808 PAGING_BLOCK_SIZE,
809 DMA_BIDIRECTIONAL);
810 memcpy(paging->data, page_address(pages),
811 PAGING_BLOCK_SIZE);
812 dma_sync_single_for_device(fwrt->trans->dev, addr,
813 PAGING_BLOCK_SIZE,
814 DMA_BIDIRECTIONAL);
815 (*data) = iwl_fw_error_next_data(*data);
819 static struct iwl_fw_error_dump_file *
820 iwl_fw_error_dump_file(struct iwl_fw_runtime *fwrt,
821 struct iwl_fw_dump_ptrs *fw_error_dump)
823 struct iwl_fw_error_dump_file *dump_file;
824 struct iwl_fw_error_dump_data *dump_data;
825 struct iwl_fw_error_dump_info *dump_info;
826 struct iwl_fw_error_dump_smem_cfg *dump_smem_cfg;
827 struct iwl_fw_error_dump_trigger_desc *dump_trig;
828 u32 sram_len, sram_ofs;
829 const struct iwl_fw_dbg_mem_seg_tlv *fw_mem = fwrt->fw->dbg.mem_tlv;
830 struct iwl_fwrt_shared_mem_cfg *mem_cfg = &fwrt->smem_cfg;
831 u32 file_len, fifo_len = 0, prph_len = 0, radio_len = 0;
832 u32 smem_len = fwrt->fw->dbg.n_mem_tlv ? 0 : fwrt->trans->cfg->smem_len;
833 u32 sram2_len = fwrt->fw->dbg.n_mem_tlv ?
834 0 : fwrt->trans->cfg->dccm2_len;
835 int i;
837 /* SRAM - include stack CCM if driver knows the values for it */
838 if (!fwrt->trans->cfg->dccm_offset || !fwrt->trans->cfg->dccm_len) {
839 const struct fw_img *img;
841 if (fwrt->cur_fw_img >= IWL_UCODE_TYPE_MAX)
842 return NULL;
843 img = &fwrt->fw->img[fwrt->cur_fw_img];
844 sram_ofs = img->sec[IWL_UCODE_SECTION_DATA].offset;
845 sram_len = img->sec[IWL_UCODE_SECTION_DATA].len;
846 } else {
847 sram_ofs = fwrt->trans->cfg->dccm_offset;
848 sram_len = fwrt->trans->cfg->dccm_len;
851 /* reading RXF/TXF sizes */
852 if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status)) {
853 fifo_len = iwl_fw_rxf_len(fwrt, mem_cfg);
854 fifo_len += iwl_fw_txf_len(fwrt, mem_cfg);
856 /* Make room for PRPH registers */
857 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_PRPH))
858 iwl_fw_prph_handler(fwrt, &prph_len,
859 iwl_fw_get_prph_len);
861 if (fwrt->trans->trans_cfg->device_family ==
862 IWL_DEVICE_FAMILY_7000 &&
863 iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RADIO_REG))
864 radio_len = sizeof(*dump_data) + RADIO_REG_MAX_READ;
867 file_len = sizeof(*dump_file) + fifo_len + prph_len + radio_len;
869 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO))
870 file_len += sizeof(*dump_data) + sizeof(*dump_info);
871 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG))
872 file_len += sizeof(*dump_data) + sizeof(*dump_smem_cfg);
874 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) {
875 size_t hdr_len = sizeof(*dump_data) +
876 sizeof(struct iwl_fw_error_dump_mem);
878 /* Dump SRAM only if no mem_tlvs */
879 if (!fwrt->fw->dbg.n_mem_tlv)
880 ADD_LEN(file_len, sram_len, hdr_len);
882 /* Make room for all mem types that exist */
883 ADD_LEN(file_len, smem_len, hdr_len);
884 ADD_LEN(file_len, sram2_len, hdr_len);
886 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++)
887 ADD_LEN(file_len, le32_to_cpu(fw_mem[i].len), hdr_len);
890 /* Make room for fw's virtual image pages, if it exists */
891 if (iwl_fw_dbg_is_paging_enabled(fwrt))
892 file_len += fwrt->num_of_paging_blk *
893 (sizeof(*dump_data) +
894 sizeof(struct iwl_fw_error_dump_paging) +
895 PAGING_BLOCK_SIZE);
897 if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) {
898 file_len += sizeof(*dump_data) +
899 fwrt->trans->cfg->d3_debug_data_length * 2;
902 /* If we only want a monitor dump, reset the file length */
903 if (fwrt->dump.monitor_only) {
904 file_len = sizeof(*dump_file) + sizeof(*dump_data) * 2 +
905 sizeof(*dump_info) + sizeof(*dump_smem_cfg);
908 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) &&
909 fwrt->dump.desc)
910 file_len += sizeof(*dump_data) + sizeof(*dump_trig) +
911 fwrt->dump.desc->len;
913 dump_file = vzalloc(file_len);
914 if (!dump_file)
915 return NULL;
917 fw_error_dump->fwrt_ptr = dump_file;
919 dump_file->barker = cpu_to_le32(IWL_FW_ERROR_DUMP_BARKER);
920 dump_data = (void *)dump_file->data;
922 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO)) {
923 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_DEV_FW_INFO);
924 dump_data->len = cpu_to_le32(sizeof(*dump_info));
925 dump_info = (void *)dump_data->data;
926 dump_info->hw_type =
927 cpu_to_le32(CSR_HW_REV_TYPE(fwrt->trans->hw_rev));
928 dump_info->hw_step =
929 cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev));
930 memcpy(dump_info->fw_human_readable, fwrt->fw->human_readable,
931 sizeof(dump_info->fw_human_readable));
932 strncpy(dump_info->dev_human_readable, fwrt->trans->name,
933 sizeof(dump_info->dev_human_readable) - 1);
934 strncpy(dump_info->bus_human_readable, fwrt->dev->bus->name,
935 sizeof(dump_info->bus_human_readable) - 1);
936 dump_info->num_of_lmacs = fwrt->smem_cfg.num_lmacs;
937 dump_info->lmac_err_id[0] =
938 cpu_to_le32(fwrt->dump.lmac_err_id[0]);
939 if (fwrt->smem_cfg.num_lmacs > 1)
940 dump_info->lmac_err_id[1] =
941 cpu_to_le32(fwrt->dump.lmac_err_id[1]);
942 dump_info->umac_err_id = cpu_to_le32(fwrt->dump.umac_err_id);
944 dump_data = iwl_fw_error_next_data(dump_data);
947 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG)) {
948 /* Dump shared memory configuration */
949 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM_CFG);
950 dump_data->len = cpu_to_le32(sizeof(*dump_smem_cfg));
951 dump_smem_cfg = (void *)dump_data->data;
952 dump_smem_cfg->num_lmacs = cpu_to_le32(mem_cfg->num_lmacs);
953 dump_smem_cfg->num_txfifo_entries =
954 cpu_to_le32(mem_cfg->num_txfifo_entries);
955 for (i = 0; i < MAX_NUM_LMAC; i++) {
956 int j;
957 u32 *txf_size = mem_cfg->lmac[i].txfifo_size;
959 for (j = 0; j < TX_FIFO_MAX_NUM; j++)
960 dump_smem_cfg->lmac[i].txfifo_size[j] =
961 cpu_to_le32(txf_size[j]);
962 dump_smem_cfg->lmac[i].rxfifo1_size =
963 cpu_to_le32(mem_cfg->lmac[i].rxfifo1_size);
965 dump_smem_cfg->rxfifo2_size =
966 cpu_to_le32(mem_cfg->rxfifo2_size);
967 dump_smem_cfg->internal_txfifo_addr =
968 cpu_to_le32(mem_cfg->internal_txfifo_addr);
969 for (i = 0; i < TX_FIFO_INTERNAL_MAX_NUM; i++) {
970 dump_smem_cfg->internal_txfifo_size[i] =
971 cpu_to_le32(mem_cfg->internal_txfifo_size[i]);
974 dump_data = iwl_fw_error_next_data(dump_data);
977 /* We only dump the FIFOs if the FW is in error state */
978 if (fifo_len) {
979 iwl_fw_dump_rxf(fwrt, &dump_data);
980 iwl_fw_dump_txf(fwrt, &dump_data);
983 if (radio_len)
984 iwl_read_radio_regs(fwrt, &dump_data);
986 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) &&
987 fwrt->dump.desc) {
988 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_ERROR_INFO);
989 dump_data->len = cpu_to_le32(sizeof(*dump_trig) +
990 fwrt->dump.desc->len);
991 dump_trig = (void *)dump_data->data;
992 memcpy(dump_trig, &fwrt->dump.desc->trig_desc,
993 sizeof(*dump_trig) + fwrt->dump.desc->len);
995 dump_data = iwl_fw_error_next_data(dump_data);
998 /* In case we only want monitor dump, skip to dump trasport data */
999 if (fwrt->dump.monitor_only)
1000 goto out;
1002 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) {
1003 const struct iwl_fw_dbg_mem_seg_tlv *fw_dbg_mem =
1004 fwrt->fw->dbg.mem_tlv;
1006 if (!fwrt->fw->dbg.n_mem_tlv)
1007 iwl_fw_dump_mem(fwrt, &dump_data, sram_len, sram_ofs,
1008 IWL_FW_ERROR_DUMP_MEM_SRAM);
1010 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) {
1011 u32 len = le32_to_cpu(fw_dbg_mem[i].len);
1012 u32 ofs = le32_to_cpu(fw_dbg_mem[i].ofs);
1014 iwl_fw_dump_mem(fwrt, &dump_data, len, ofs,
1015 le32_to_cpu(fw_dbg_mem[i].data_type));
1018 iwl_fw_dump_mem(fwrt, &dump_data, smem_len,
1019 fwrt->trans->cfg->smem_offset,
1020 IWL_FW_ERROR_DUMP_MEM_SMEM);
1022 iwl_fw_dump_mem(fwrt, &dump_data, sram2_len,
1023 fwrt->trans->cfg->dccm2_offset,
1024 IWL_FW_ERROR_DUMP_MEM_SRAM);
1027 if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) {
1028 u32 addr = fwrt->trans->cfg->d3_debug_data_base_addr;
1029 size_t data_size = fwrt->trans->cfg->d3_debug_data_length;
1031 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_D3_DEBUG_DATA);
1032 dump_data->len = cpu_to_le32(data_size * 2);
1034 memcpy(dump_data->data, fwrt->dump.d3_debug_data, data_size);
1036 kfree(fwrt->dump.d3_debug_data);
1037 fwrt->dump.d3_debug_data = NULL;
1039 iwl_trans_read_mem_bytes(fwrt->trans, addr,
1040 dump_data->data + data_size,
1041 data_size);
1043 dump_data = iwl_fw_error_next_data(dump_data);
1046 /* Dump fw's virtual image */
1047 if (iwl_fw_dbg_is_paging_enabled(fwrt))
1048 iwl_dump_paging(fwrt, &dump_data);
1050 if (prph_len)
1051 iwl_fw_prph_handler(fwrt, &dump_data, iwl_dump_prph);
1053 out:
1054 dump_file->file_len = cpu_to_le32(file_len);
1055 return dump_file;
1059 * struct iwl_dump_ini_region_data - region data
1060 * @reg_tlv: region TLV
1061 * @dump_data: dump data
1063 struct iwl_dump_ini_region_data {
1064 struct iwl_ucode_tlv *reg_tlv;
1065 struct iwl_fwrt_dump_data *dump_data;
1068 static int iwl_dump_ini_prph_iter(struct iwl_fw_runtime *fwrt,
1069 struct iwl_dump_ini_region_data *reg_data,
1070 void *range_ptr, int idx)
1072 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1073 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1074 __le32 *val = range->data;
1075 u32 prph_val;
1076 u32 addr = le32_to_cpu(reg->addrs[idx]) +
1077 le32_to_cpu(reg->dev_addr.offset);
1078 int i;
1080 range->internal_base_addr = cpu_to_le32(addr);
1081 range->range_data_size = reg->dev_addr.size;
1082 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) {
1083 prph_val = iwl_read_prph(fwrt->trans, addr + i);
1084 if (prph_val == 0x5a5a5a5a)
1085 return -EBUSY;
1086 *val++ = cpu_to_le32(prph_val);
1089 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1092 static int iwl_dump_ini_csr_iter(struct iwl_fw_runtime *fwrt,
1093 struct iwl_dump_ini_region_data *reg_data,
1094 void *range_ptr, int idx)
1096 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1097 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1098 __le32 *val = range->data;
1099 u32 addr = le32_to_cpu(reg->addrs[idx]) +
1100 le32_to_cpu(reg->dev_addr.offset);
1101 int i;
1103 range->internal_base_addr = cpu_to_le32(addr);
1104 range->range_data_size = reg->dev_addr.size;
1105 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4)
1106 *val++ = cpu_to_le32(iwl_trans_read32(fwrt->trans, addr + i));
1108 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1111 static int iwl_dump_ini_config_iter(struct iwl_fw_runtime *fwrt,
1112 struct iwl_dump_ini_region_data *reg_data,
1113 void *range_ptr, int idx)
1115 struct iwl_trans *trans = fwrt->trans;
1116 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1117 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1118 __le32 *val = range->data;
1119 u32 addr = le32_to_cpu(reg->addrs[idx]) +
1120 le32_to_cpu(reg->dev_addr.offset);
1121 int i;
1123 /* we shouldn't get here if the trans doesn't have read_config32 */
1124 if (WARN_ON_ONCE(!trans->ops->read_config32))
1125 return -EOPNOTSUPP;
1127 range->internal_base_addr = cpu_to_le32(addr);
1128 range->range_data_size = reg->dev_addr.size;
1129 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) {
1130 int ret;
1131 u32 tmp;
1133 ret = trans->ops->read_config32(trans, addr + i, &tmp);
1134 if (ret < 0)
1135 return ret;
1137 *val++ = cpu_to_le32(tmp);
1140 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1143 static int iwl_dump_ini_dev_mem_iter(struct iwl_fw_runtime *fwrt,
1144 struct iwl_dump_ini_region_data *reg_data,
1145 void *range_ptr, int idx)
1147 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1148 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1149 u32 addr = le32_to_cpu(reg->addrs[idx]) +
1150 le32_to_cpu(reg->dev_addr.offset);
1152 range->internal_base_addr = cpu_to_le32(addr);
1153 range->range_data_size = reg->dev_addr.size;
1154 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1155 le32_to_cpu(reg->dev_addr.size));
1157 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1160 static int _iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt,
1161 void *range_ptr, int idx)
1163 /* increase idx by 1 since the pages are from 1 to
1164 * fwrt->num_of_paging_blk + 1
1166 struct page *page = fwrt->fw_paging_db[++idx].fw_paging_block;
1167 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1168 dma_addr_t addr = fwrt->fw_paging_db[idx].fw_paging_phys;
1169 u32 page_size = fwrt->fw_paging_db[idx].fw_paging_size;
1171 range->page_num = cpu_to_le32(idx);
1172 range->range_data_size = cpu_to_le32(page_size);
1173 dma_sync_single_for_cpu(fwrt->trans->dev, addr, page_size,
1174 DMA_BIDIRECTIONAL);
1175 memcpy(range->data, page_address(page), page_size);
1176 dma_sync_single_for_device(fwrt->trans->dev, addr, page_size,
1177 DMA_BIDIRECTIONAL);
1179 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1182 static int iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt,
1183 struct iwl_dump_ini_region_data *reg_data,
1184 void *range_ptr, int idx)
1186 struct iwl_fw_ini_error_dump_range *range;
1187 u32 page_size;
1189 if (!fwrt->trans->trans_cfg->gen2)
1190 return _iwl_dump_ini_paging_iter(fwrt, range_ptr, idx);
1192 range = range_ptr;
1193 page_size = fwrt->trans->init_dram.paging[idx].size;
1195 range->page_num = cpu_to_le32(idx);
1196 range->range_data_size = cpu_to_le32(page_size);
1197 memcpy(range->data, fwrt->trans->init_dram.paging[idx].block,
1198 page_size);
1200 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1203 static int
1204 iwl_dump_ini_mon_dram_iter(struct iwl_fw_runtime *fwrt,
1205 struct iwl_dump_ini_region_data *reg_data,
1206 void *range_ptr, int idx)
1208 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1209 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1210 struct iwl_dram_data *frag;
1211 u32 alloc_id = le32_to_cpu(reg->dram_alloc_id);
1213 frag = &fwrt->trans->dbg.fw_mon_ini[alloc_id].frags[idx];
1215 range->dram_base_addr = cpu_to_le64(frag->physical);
1216 range->range_data_size = cpu_to_le32(frag->size);
1218 memcpy(range->data, frag->block, frag->size);
1220 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1223 static int iwl_dump_ini_mon_smem_iter(struct iwl_fw_runtime *fwrt,
1224 struct iwl_dump_ini_region_data *reg_data,
1225 void *range_ptr, int idx)
1227 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1228 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1229 u32 addr = le32_to_cpu(reg->internal_buffer.base_addr);
1231 range->internal_base_addr = cpu_to_le32(addr);
1232 range->range_data_size = reg->internal_buffer.size;
1233 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1234 le32_to_cpu(reg->internal_buffer.size));
1236 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1239 static bool iwl_ini_txf_iter(struct iwl_fw_runtime *fwrt,
1240 struct iwl_dump_ini_region_data *reg_data, int idx)
1242 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1243 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1244 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg;
1245 int txf_num = cfg->num_txfifo_entries;
1246 int int_txf_num = ARRAY_SIZE(cfg->internal_txfifo_size);
1247 u32 lmac_bitmap = le32_to_cpu(reg->fifos.fid[0]);
1249 if (!idx) {
1250 if (le32_to_cpu(reg->fifos.offset) && cfg->num_lmacs == 1) {
1251 IWL_ERR(fwrt, "WRT: Invalid lmac offset 0x%x\n",
1252 le32_to_cpu(reg->fifos.offset));
1253 return false;
1256 iter->internal_txf = 0;
1257 iter->fifo_size = 0;
1258 iter->fifo = -1;
1259 if (le32_to_cpu(reg->fifos.offset))
1260 iter->lmac = 1;
1261 else
1262 iter->lmac = 0;
1265 if (!iter->internal_txf) {
1266 for (iter->fifo++; iter->fifo < txf_num; iter->fifo++) {
1267 iter->fifo_size =
1268 cfg->lmac[iter->lmac].txfifo_size[iter->fifo];
1269 if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo)))
1270 return true;
1272 iter->fifo--;
1275 iter->internal_txf = 1;
1277 if (!fw_has_capa(&fwrt->fw->ucode_capa,
1278 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG))
1279 return false;
1281 for (iter->fifo++; iter->fifo < int_txf_num + txf_num; iter->fifo++) {
1282 iter->fifo_size =
1283 cfg->internal_txfifo_size[iter->fifo - txf_num];
1284 if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo)))
1285 return true;
1288 return false;
1291 static int iwl_dump_ini_txf_iter(struct iwl_fw_runtime *fwrt,
1292 struct iwl_dump_ini_region_data *reg_data,
1293 void *range_ptr, int idx)
1295 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1296 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1297 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1298 struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data;
1299 u32 offs = le32_to_cpu(reg->fifos.offset), addr;
1300 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1301 u32 registers_size = registers_num * sizeof(*reg_dump);
1302 __le32 *data;
1303 unsigned long flags;
1304 int i;
1306 if (!iwl_ini_txf_iter(fwrt, reg_data, idx))
1307 return -EIO;
1309 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
1310 return -EBUSY;
1312 range->fifo_hdr.fifo_num = cpu_to_le32(iter->fifo);
1313 range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num);
1314 range->range_data_size = cpu_to_le32(iter->fifo_size + registers_size);
1316 iwl_write_prph_no_grab(fwrt->trans, TXF_LARC_NUM + offs, iter->fifo);
1319 * read txf registers. for each register, write to the dump the
1320 * register address and its value
1322 for (i = 0; i < registers_num; i++) {
1323 addr = le32_to_cpu(reg->addrs[i]) + offs;
1325 reg_dump->addr = cpu_to_le32(addr);
1326 reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans,
1327 addr));
1329 reg_dump++;
1332 if (reg->fifos.hdr_only) {
1333 range->range_data_size = cpu_to_le32(registers_size);
1334 goto out;
1337 /* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */
1338 iwl_write_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_ADDR + offs,
1339 TXF_WR_PTR + offs);
1341 /* Dummy-read to advance the read pointer to the head */
1342 iwl_read_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_DATA + offs);
1344 /* Read FIFO */
1345 addr = TXF_READ_MODIFY_DATA + offs;
1346 data = (void *)reg_dump;
1347 for (i = 0; i < iter->fifo_size; i += sizeof(*data))
1348 *data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr));
1350 out:
1351 iwl_trans_release_nic_access(fwrt->trans, &flags);
1353 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1356 struct iwl_ini_rxf_data {
1357 u32 fifo_num;
1358 u32 size;
1359 u32 offset;
1362 static void iwl_ini_get_rxf_data(struct iwl_fw_runtime *fwrt,
1363 struct iwl_dump_ini_region_data *reg_data,
1364 struct iwl_ini_rxf_data *data)
1366 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1367 u32 fid1 = le32_to_cpu(reg->fifos.fid[0]);
1368 u32 fid2 = le32_to_cpu(reg->fifos.fid[1]);
1369 u32 fifo_idx;
1371 if (!data)
1372 return;
1374 memset(data, 0, sizeof(*data));
1376 if (WARN_ON_ONCE((fid1 && fid2) || (!fid1 && !fid2)))
1377 return;
1379 fifo_idx = ffs(fid1) - 1;
1380 if (fid1 && !WARN_ON_ONCE((~BIT(fifo_idx) & fid1) ||
1381 fifo_idx >= MAX_NUM_LMAC)) {
1382 data->size = fwrt->smem_cfg.lmac[fifo_idx].rxfifo1_size;
1383 data->fifo_num = fifo_idx;
1384 return;
1387 fifo_idx = ffs(fid2) - 1;
1388 if (fid2 && !WARN_ON_ONCE(fifo_idx != 0)) {
1389 data->size = fwrt->smem_cfg.rxfifo2_size;
1390 data->offset = RXF_DIFF_FROM_PREV;
1391 /* use bit 31 to distinguish between umac and lmac rxf while
1392 * parsing the dump
1394 data->fifo_num = fifo_idx | IWL_RXF_UMAC_BIT;
1395 return;
1399 static int iwl_dump_ini_rxf_iter(struct iwl_fw_runtime *fwrt,
1400 struct iwl_dump_ini_region_data *reg_data,
1401 void *range_ptr, int idx)
1403 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1404 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1405 struct iwl_ini_rxf_data rxf_data;
1406 struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data;
1407 u32 offs = le32_to_cpu(reg->fifos.offset), addr;
1408 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1409 u32 registers_size = registers_num * sizeof(*reg_dump);
1410 __le32 *data;
1411 unsigned long flags;
1412 int i;
1414 iwl_ini_get_rxf_data(fwrt, reg_data, &rxf_data);
1415 if (!rxf_data.size)
1416 return -EIO;
1418 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags))
1419 return -EBUSY;
1421 range->fifo_hdr.fifo_num = cpu_to_le32(rxf_data.fifo_num);
1422 range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num);
1423 range->range_data_size = cpu_to_le32(rxf_data.size + registers_size);
1426 * read rxf registers. for each register, write to the dump the
1427 * register address and its value
1429 for (i = 0; i < registers_num; i++) {
1430 addr = le32_to_cpu(reg->addrs[i]) + offs;
1432 reg_dump->addr = cpu_to_le32(addr);
1433 reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans,
1434 addr));
1436 reg_dump++;
1439 if (reg->fifos.hdr_only) {
1440 range->range_data_size = cpu_to_le32(registers_size);
1441 goto out;
1444 offs = rxf_data.offset;
1446 /* Lock fence */
1447 iwl_write_prph_no_grab(fwrt->trans, RXF_SET_FENCE_MODE + offs, 0x1);
1448 /* Set fence pointer to the same place like WR pointer */
1449 iwl_write_prph_no_grab(fwrt->trans, RXF_LD_WR2FENCE + offs, 0x1);
1450 /* Set fence offset */
1451 iwl_write_prph_no_grab(fwrt->trans, RXF_LD_FENCE_OFFSET_ADDR + offs,
1452 0x0);
1454 /* Read FIFO */
1455 addr = RXF_FIFO_RD_FENCE_INC + offs;
1456 data = (void *)reg_dump;
1457 for (i = 0; i < rxf_data.size; i += sizeof(*data))
1458 *data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr));
1460 out:
1461 iwl_trans_release_nic_access(fwrt->trans, &flags);
1463 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1466 static int
1467 iwl_dump_ini_err_table_iter(struct iwl_fw_runtime *fwrt,
1468 struct iwl_dump_ini_region_data *reg_data,
1469 void *range_ptr, int idx)
1471 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1472 struct iwl_fw_ini_region_err_table *err_table = &reg->err_table;
1473 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1474 u32 addr = le32_to_cpu(err_table->base_addr) +
1475 le32_to_cpu(err_table->offset);
1477 range->internal_base_addr = cpu_to_le32(addr);
1478 range->range_data_size = err_table->size;
1479 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data,
1480 le32_to_cpu(err_table->size));
1482 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1485 static int iwl_dump_ini_fw_pkt_iter(struct iwl_fw_runtime *fwrt,
1486 struct iwl_dump_ini_region_data *reg_data,
1487 void *range_ptr, int idx)
1489 struct iwl_fw_ini_error_dump_range *range = range_ptr;
1490 struct iwl_rx_packet *pkt = reg_data->dump_data->fw_pkt;
1491 u32 pkt_len;
1493 if (!pkt)
1494 return -EIO;
1496 pkt_len = iwl_rx_packet_payload_len(pkt);
1498 memcpy(&range->fw_pkt_hdr, &pkt->hdr, sizeof(range->fw_pkt_hdr));
1499 range->range_data_size = cpu_to_le32(pkt_len);
1501 memcpy(range->data, pkt->data, pkt_len);
1503 return sizeof(*range) + le32_to_cpu(range->range_data_size);
1506 static void *
1507 iwl_dump_ini_mem_fill_header(struct iwl_fw_runtime *fwrt,
1508 struct iwl_dump_ini_region_data *reg_data,
1509 void *data)
1511 struct iwl_fw_ini_error_dump *dump = data;
1513 dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1515 return dump->ranges;
1519 * mask_apply_and_normalize - applies mask on val and normalize the result
1521 * The normalization is based on the first set bit in the mask
1523 * @val: value
1524 * @mask: mask to apply and to normalize with
1526 static u32 mask_apply_and_normalize(u32 val, u32 mask)
1528 return (val & mask) >> (ffs(mask) - 1);
1531 static __le32 iwl_get_mon_reg(struct iwl_fw_runtime *fwrt, u32 alloc_id,
1532 const struct iwl_fw_mon_reg *reg_info)
1534 u32 val, offs;
1536 /* The header addresses of DBGCi is calculate as follows:
1537 * DBGC1 address + (0x100 * i)
1539 offs = (alloc_id - IWL_FW_INI_ALLOCATION_ID_DBGC1) * 0x100;
1541 if (!reg_info || !reg_info->addr || !reg_info->mask)
1542 return 0;
1544 val = iwl_read_prph_no_grab(fwrt->trans, reg_info->addr + offs);
1546 return cpu_to_le32(mask_apply_and_normalize(val, reg_info->mask));
1549 static void *
1550 iwl_dump_ini_mon_fill_header(struct iwl_fw_runtime *fwrt,
1551 struct iwl_dump_ini_region_data *reg_data,
1552 struct iwl_fw_ini_monitor_dump *data,
1553 const struct iwl_fw_mon_regs *addrs)
1555 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1556 u32 alloc_id = le32_to_cpu(reg->dram_alloc_id);
1557 unsigned long flags;
1559 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) {
1560 IWL_ERR(fwrt, "Failed to get monitor header\n");
1561 return NULL;
1564 data->write_ptr = iwl_get_mon_reg(fwrt, alloc_id,
1565 &addrs->write_ptr);
1566 data->cycle_cnt = iwl_get_mon_reg(fwrt, alloc_id,
1567 &addrs->cycle_cnt);
1568 data->cur_frag = iwl_get_mon_reg(fwrt, alloc_id,
1569 &addrs->cur_frag);
1571 iwl_trans_release_nic_access(fwrt->trans, &flags);
1573 data->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1575 return data->ranges;
1578 static void *
1579 iwl_dump_ini_mon_dram_fill_header(struct iwl_fw_runtime *fwrt,
1580 struct iwl_dump_ini_region_data *reg_data,
1581 void *data)
1583 struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data;
1585 return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump,
1586 &fwrt->trans->cfg->mon_dram_regs);
1589 static void *
1590 iwl_dump_ini_mon_smem_fill_header(struct iwl_fw_runtime *fwrt,
1591 struct iwl_dump_ini_region_data *reg_data,
1592 void *data)
1594 struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data;
1596 return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump,
1597 &fwrt->trans->cfg->mon_smem_regs);
1600 static void *
1601 iwl_dump_ini_err_table_fill_header(struct iwl_fw_runtime *fwrt,
1602 struct iwl_dump_ini_region_data *reg_data,
1603 void *data)
1605 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1606 struct iwl_fw_ini_err_table_dump *dump = data;
1608 dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER);
1609 dump->version = reg->err_table.version;
1611 return dump->ranges;
1614 static u32 iwl_dump_ini_mem_ranges(struct iwl_fw_runtime *fwrt,
1615 struct iwl_dump_ini_region_data *reg_data)
1617 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1619 return iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1622 static u32 iwl_dump_ini_paging_ranges(struct iwl_fw_runtime *fwrt,
1623 struct iwl_dump_ini_region_data *reg_data)
1625 if (fwrt->trans->trans_cfg->gen2)
1626 return fwrt->trans->init_dram.paging_cnt;
1628 return fwrt->num_of_paging_blk;
1631 static u32
1632 iwl_dump_ini_mon_dram_ranges(struct iwl_fw_runtime *fwrt,
1633 struct iwl_dump_ini_region_data *reg_data)
1635 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1636 struct iwl_fw_mon *fw_mon;
1637 u32 ranges = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id);
1638 int i;
1640 fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
1642 for (i = 0; i < fw_mon->num_frags; i++) {
1643 if (!fw_mon->frags[i].size)
1644 break;
1646 ranges++;
1649 return ranges;
1652 static u32 iwl_dump_ini_txf_ranges(struct iwl_fw_runtime *fwrt,
1653 struct iwl_dump_ini_region_data *reg_data)
1655 u32 num_of_fifos = 0;
1657 while (iwl_ini_txf_iter(fwrt, reg_data, num_of_fifos))
1658 num_of_fifos++;
1660 return num_of_fifos;
1663 static u32 iwl_dump_ini_single_range(struct iwl_fw_runtime *fwrt,
1664 struct iwl_dump_ini_region_data *reg_data)
1666 return 1;
1669 static u32 iwl_dump_ini_mem_get_size(struct iwl_fw_runtime *fwrt,
1670 struct iwl_dump_ini_region_data *reg_data)
1672 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1673 u32 size = le32_to_cpu(reg->dev_addr.size);
1674 u32 ranges = iwl_dump_ini_mem_ranges(fwrt, reg_data);
1676 if (!size || !ranges)
1677 return 0;
1679 return sizeof(struct iwl_fw_ini_error_dump) + ranges *
1680 (size + sizeof(struct iwl_fw_ini_error_dump_range));
1683 static u32
1684 iwl_dump_ini_paging_get_size(struct iwl_fw_runtime *fwrt,
1685 struct iwl_dump_ini_region_data *reg_data)
1687 int i;
1688 u32 range_header_len = sizeof(struct iwl_fw_ini_error_dump_range);
1689 u32 size = sizeof(struct iwl_fw_ini_error_dump);
1691 if (fwrt->trans->trans_cfg->gen2) {
1692 for (i = 0; i < iwl_dump_ini_paging_ranges(fwrt, reg_data); i++)
1693 size += range_header_len +
1694 fwrt->trans->init_dram.paging[i].size;
1695 } else {
1696 for (i = 1; i <= iwl_dump_ini_paging_ranges(fwrt, reg_data);
1697 i++)
1698 size += range_header_len +
1699 fwrt->fw_paging_db[i].fw_paging_size;
1702 return size;
1705 static u32
1706 iwl_dump_ini_mon_dram_get_size(struct iwl_fw_runtime *fwrt,
1707 struct iwl_dump_ini_region_data *reg_data)
1709 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1710 struct iwl_fw_mon *fw_mon;
1711 u32 size = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id);
1712 int i;
1714 fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id];
1716 for (i = 0; i < fw_mon->num_frags; i++) {
1717 struct iwl_dram_data *frag = &fw_mon->frags[i];
1719 if (!frag->size)
1720 break;
1722 size += sizeof(struct iwl_fw_ini_error_dump_range) + frag->size;
1725 if (size)
1726 size += sizeof(struct iwl_fw_ini_monitor_dump);
1728 return size;
1731 static u32
1732 iwl_dump_ini_mon_smem_get_size(struct iwl_fw_runtime *fwrt,
1733 struct iwl_dump_ini_region_data *reg_data)
1735 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1736 u32 size;
1738 size = le32_to_cpu(reg->internal_buffer.size);
1739 if (!size)
1740 return 0;
1742 size += sizeof(struct iwl_fw_ini_monitor_dump) +
1743 sizeof(struct iwl_fw_ini_error_dump_range);
1745 return size;
1748 static u32 iwl_dump_ini_txf_get_size(struct iwl_fw_runtime *fwrt,
1749 struct iwl_dump_ini_region_data *reg_data)
1751 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1752 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data;
1753 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1754 u32 size = 0;
1755 u32 fifo_hdr = sizeof(struct iwl_fw_ini_error_dump_range) +
1756 registers_num *
1757 sizeof(struct iwl_fw_ini_error_dump_register);
1759 while (iwl_ini_txf_iter(fwrt, reg_data, size)) {
1760 size += fifo_hdr;
1761 if (!reg->fifos.hdr_only)
1762 size += iter->fifo_size;
1765 if (!size)
1766 return 0;
1768 return size + sizeof(struct iwl_fw_ini_error_dump);
1771 static u32 iwl_dump_ini_rxf_get_size(struct iwl_fw_runtime *fwrt,
1772 struct iwl_dump_ini_region_data *reg_data)
1774 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1775 struct iwl_ini_rxf_data rx_data;
1776 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs);
1777 u32 size = sizeof(struct iwl_fw_ini_error_dump) +
1778 sizeof(struct iwl_fw_ini_error_dump_range) +
1779 registers_num * sizeof(struct iwl_fw_ini_error_dump_register);
1781 if (reg->fifos.hdr_only)
1782 return size;
1784 iwl_ini_get_rxf_data(fwrt, reg_data, &rx_data);
1785 size += rx_data.size;
1787 return size;
1790 static u32
1791 iwl_dump_ini_err_table_get_size(struct iwl_fw_runtime *fwrt,
1792 struct iwl_dump_ini_region_data *reg_data)
1794 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1795 u32 size = le32_to_cpu(reg->err_table.size);
1797 if (size)
1798 size += sizeof(struct iwl_fw_ini_err_table_dump) +
1799 sizeof(struct iwl_fw_ini_error_dump_range);
1801 return size;
1804 static u32
1805 iwl_dump_ini_fw_pkt_get_size(struct iwl_fw_runtime *fwrt,
1806 struct iwl_dump_ini_region_data *reg_data)
1808 u32 size = 0;
1810 if (!reg_data->dump_data->fw_pkt)
1811 return 0;
1813 size += iwl_rx_packet_payload_len(reg_data->dump_data->fw_pkt);
1814 if (size)
1815 size += sizeof(struct iwl_fw_ini_error_dump) +
1816 sizeof(struct iwl_fw_ini_error_dump_range);
1818 return size;
1822 * struct iwl_dump_ini_mem_ops - ini memory dump operations
1823 * @get_num_of_ranges: returns the number of memory ranges in the region.
1824 * @get_size: returns the total size of the region.
1825 * @fill_mem_hdr: fills region type specific headers and returns pointer to
1826 * the first range or NULL if failed to fill headers.
1827 * @fill_range: copies a given memory range into the dump.
1828 * Returns the size of the range or negative error value otherwise.
1830 struct iwl_dump_ini_mem_ops {
1831 u32 (*get_num_of_ranges)(struct iwl_fw_runtime *fwrt,
1832 struct iwl_dump_ini_region_data *reg_data);
1833 u32 (*get_size)(struct iwl_fw_runtime *fwrt,
1834 struct iwl_dump_ini_region_data *reg_data);
1835 void *(*fill_mem_hdr)(struct iwl_fw_runtime *fwrt,
1836 struct iwl_dump_ini_region_data *reg_data,
1837 void *data);
1838 int (*fill_range)(struct iwl_fw_runtime *fwrt,
1839 struct iwl_dump_ini_region_data *reg_data,
1840 void *range, int idx);
1844 * iwl_dump_ini_mem
1846 * Creates a dump tlv and copy a memory region into it.
1847 * Returns the size of the current dump tlv or 0 if failed
1849 * @fwrt: fw runtime struct
1850 * @list: list to add the dump tlv to
1851 * @reg: memory region
1852 * @ops: memory dump operations
1854 static u32 iwl_dump_ini_mem(struct iwl_fw_runtime *fwrt, struct list_head *list,
1855 struct iwl_dump_ini_region_data *reg_data,
1856 const struct iwl_dump_ini_mem_ops *ops)
1858 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data;
1859 struct iwl_fw_ini_dump_entry *entry;
1860 struct iwl_fw_error_dump_data *tlv;
1861 struct iwl_fw_ini_error_dump_header *header;
1862 u32 type = le32_to_cpu(reg->type), id = le32_to_cpu(reg->id);
1863 u32 num_of_ranges, i, size;
1864 void *range;
1866 if (!ops->get_num_of_ranges || !ops->get_size || !ops->fill_mem_hdr ||
1867 !ops->fill_range)
1868 return 0;
1870 size = ops->get_size(fwrt, reg_data);
1871 if (!size)
1872 return 0;
1874 entry = vzalloc(sizeof(*entry) + sizeof(*tlv) + size);
1875 if (!entry)
1876 return 0;
1878 entry->size = sizeof(*tlv) + size;
1880 tlv = (void *)entry->data;
1881 tlv->type = reg->type;
1882 tlv->len = cpu_to_le32(size);
1884 IWL_DEBUG_FW(fwrt, "WRT: Collecting region: id=%d, type=%d\n", id,
1885 type);
1887 num_of_ranges = ops->get_num_of_ranges(fwrt, reg_data);
1889 header = (void *)tlv->data;
1890 header->region_id = reg->id;
1891 header->num_of_ranges = cpu_to_le32(num_of_ranges);
1892 header->name_len = cpu_to_le32(IWL_FW_INI_MAX_NAME);
1893 memcpy(header->name, reg->name, IWL_FW_INI_MAX_NAME);
1895 range = ops->fill_mem_hdr(fwrt, reg_data, header);
1896 if (!range) {
1897 IWL_ERR(fwrt,
1898 "WRT: Failed to fill region header: id=%d, type=%d\n",
1899 id, type);
1900 goto out_err;
1903 for (i = 0; i < num_of_ranges; i++) {
1904 int range_size = ops->fill_range(fwrt, reg_data, range, i);
1906 if (range_size < 0) {
1907 IWL_ERR(fwrt,
1908 "WRT: Failed to dump region: id=%d, type=%d\n",
1909 id, type);
1910 goto out_err;
1912 range = range + range_size;
1915 list_add_tail(&entry->list, list);
1917 return entry->size;
1919 out_err:
1920 vfree(entry);
1922 return 0;
1925 static u32 iwl_dump_ini_info(struct iwl_fw_runtime *fwrt,
1926 struct iwl_fw_ini_trigger_tlv *trigger,
1927 struct list_head *list)
1929 struct iwl_fw_ini_dump_entry *entry;
1930 struct iwl_fw_error_dump_data *tlv;
1931 struct iwl_fw_ini_dump_info *dump;
1932 struct iwl_dbg_tlv_node *node;
1933 struct iwl_fw_ini_dump_cfg_name *cfg_name;
1934 u32 size = sizeof(*tlv) + sizeof(*dump);
1935 u32 num_of_cfg_names = 0;
1937 list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) {
1938 size += sizeof(*cfg_name);
1939 num_of_cfg_names++;
1942 entry = vzalloc(sizeof(*entry) + size);
1943 if (!entry)
1944 return 0;
1946 entry->size = size;
1948 tlv = (void *)entry->data;
1949 tlv->type = cpu_to_le32(IWL_INI_DUMP_INFO_TYPE);
1950 tlv->len = cpu_to_le32(size - sizeof(*tlv));
1952 dump = (void *)tlv->data;
1954 dump->version = cpu_to_le32(IWL_INI_DUMP_VER);
1955 dump->time_point = trigger->time_point;
1956 dump->trigger_reason = trigger->trigger_reason;
1957 dump->external_cfg_state =
1958 cpu_to_le32(fwrt->trans->dbg.external_ini_cfg);
1960 dump->ver_type = cpu_to_le32(fwrt->dump.fw_ver.type);
1961 dump->ver_subtype = cpu_to_le32(fwrt->dump.fw_ver.subtype);
1963 dump->hw_step = cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev));
1964 dump->hw_type = cpu_to_le32(CSR_HW_REV_TYPE(fwrt->trans->hw_rev));
1966 dump->rf_id_flavor =
1967 cpu_to_le32(CSR_HW_RFID_FLAVOR(fwrt->trans->hw_rf_id));
1968 dump->rf_id_dash = cpu_to_le32(CSR_HW_RFID_DASH(fwrt->trans->hw_rf_id));
1969 dump->rf_id_step = cpu_to_le32(CSR_HW_RFID_STEP(fwrt->trans->hw_rf_id));
1970 dump->rf_id_type = cpu_to_le32(CSR_HW_RFID_TYPE(fwrt->trans->hw_rf_id));
1972 dump->lmac_major = cpu_to_le32(fwrt->dump.fw_ver.lmac_major);
1973 dump->lmac_minor = cpu_to_le32(fwrt->dump.fw_ver.lmac_minor);
1974 dump->umac_major = cpu_to_le32(fwrt->dump.fw_ver.umac_major);
1975 dump->umac_minor = cpu_to_le32(fwrt->dump.fw_ver.umac_minor);
1977 dump->fw_mon_mode = cpu_to_le32(fwrt->trans->dbg.ini_dest);
1978 dump->regions_mask = trigger->regions_mask;
1980 dump->build_tag_len = cpu_to_le32(sizeof(dump->build_tag));
1981 memcpy(dump->build_tag, fwrt->fw->human_readable,
1982 sizeof(dump->build_tag));
1984 cfg_name = dump->cfg_names;
1985 dump->num_of_cfg_names = cpu_to_le32(num_of_cfg_names);
1986 list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) {
1987 struct iwl_fw_ini_debug_info_tlv *debug_info =
1988 (void *)node->tlv.data;
1990 cfg_name->image_type = debug_info->image_type;
1991 cfg_name->cfg_name_len =
1992 cpu_to_le32(IWL_FW_INI_MAX_CFG_NAME);
1993 memcpy(cfg_name->cfg_name, debug_info->debug_cfg_name,
1994 sizeof(cfg_name->cfg_name));
1995 cfg_name++;
1998 /* add dump info TLV to the beginning of the list since it needs to be
1999 * the first TLV in the dump
2001 list_add(&entry->list, list);
2003 return entry->size;
2006 static const struct iwl_dump_ini_mem_ops iwl_dump_ini_region_ops[] = {
2007 [IWL_FW_INI_REGION_INVALID] = {},
2008 [IWL_FW_INI_REGION_INTERNAL_BUFFER] = {
2009 .get_num_of_ranges = iwl_dump_ini_single_range,
2010 .get_size = iwl_dump_ini_mon_smem_get_size,
2011 .fill_mem_hdr = iwl_dump_ini_mon_smem_fill_header,
2012 .fill_range = iwl_dump_ini_mon_smem_iter,
2014 [IWL_FW_INI_REGION_DRAM_BUFFER] = {
2015 .get_num_of_ranges = iwl_dump_ini_mon_dram_ranges,
2016 .get_size = iwl_dump_ini_mon_dram_get_size,
2017 .fill_mem_hdr = iwl_dump_ini_mon_dram_fill_header,
2018 .fill_range = iwl_dump_ini_mon_dram_iter,
2020 [IWL_FW_INI_REGION_TXF] = {
2021 .get_num_of_ranges = iwl_dump_ini_txf_ranges,
2022 .get_size = iwl_dump_ini_txf_get_size,
2023 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2024 .fill_range = iwl_dump_ini_txf_iter,
2026 [IWL_FW_INI_REGION_RXF] = {
2027 .get_num_of_ranges = iwl_dump_ini_single_range,
2028 .get_size = iwl_dump_ini_rxf_get_size,
2029 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2030 .fill_range = iwl_dump_ini_rxf_iter,
2032 [IWL_FW_INI_REGION_LMAC_ERROR_TABLE] = {
2033 .get_num_of_ranges = iwl_dump_ini_single_range,
2034 .get_size = iwl_dump_ini_err_table_get_size,
2035 .fill_mem_hdr = iwl_dump_ini_err_table_fill_header,
2036 .fill_range = iwl_dump_ini_err_table_iter,
2038 [IWL_FW_INI_REGION_UMAC_ERROR_TABLE] = {
2039 .get_num_of_ranges = iwl_dump_ini_single_range,
2040 .get_size = iwl_dump_ini_err_table_get_size,
2041 .fill_mem_hdr = iwl_dump_ini_err_table_fill_header,
2042 .fill_range = iwl_dump_ini_err_table_iter,
2044 [IWL_FW_INI_REGION_RSP_OR_NOTIF] = {
2045 .get_num_of_ranges = iwl_dump_ini_single_range,
2046 .get_size = iwl_dump_ini_fw_pkt_get_size,
2047 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2048 .fill_range = iwl_dump_ini_fw_pkt_iter,
2050 [IWL_FW_INI_REGION_DEVICE_MEMORY] = {
2051 .get_num_of_ranges = iwl_dump_ini_mem_ranges,
2052 .get_size = iwl_dump_ini_mem_get_size,
2053 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2054 .fill_range = iwl_dump_ini_dev_mem_iter,
2056 [IWL_FW_INI_REGION_PERIPHERY_MAC] = {
2057 .get_num_of_ranges = iwl_dump_ini_mem_ranges,
2058 .get_size = iwl_dump_ini_mem_get_size,
2059 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2060 .fill_range = iwl_dump_ini_prph_iter,
2062 [IWL_FW_INI_REGION_PERIPHERY_PHY] = {},
2063 [IWL_FW_INI_REGION_PERIPHERY_AUX] = {},
2064 [IWL_FW_INI_REGION_PAGING] = {
2065 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2066 .get_num_of_ranges = iwl_dump_ini_paging_ranges,
2067 .get_size = iwl_dump_ini_paging_get_size,
2068 .fill_range = iwl_dump_ini_paging_iter,
2070 [IWL_FW_INI_REGION_CSR] = {
2071 .get_num_of_ranges = iwl_dump_ini_mem_ranges,
2072 .get_size = iwl_dump_ini_mem_get_size,
2073 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2074 .fill_range = iwl_dump_ini_csr_iter,
2076 [IWL_FW_INI_REGION_DRAM_IMR] = {},
2077 [IWL_FW_INI_REGION_PCI_IOSF_CONFIG] = {
2078 .get_num_of_ranges = iwl_dump_ini_mem_ranges,
2079 .get_size = iwl_dump_ini_mem_get_size,
2080 .fill_mem_hdr = iwl_dump_ini_mem_fill_header,
2081 .fill_range = iwl_dump_ini_config_iter,
2085 static u32 iwl_dump_ini_trigger(struct iwl_fw_runtime *fwrt,
2086 struct iwl_fwrt_dump_data *dump_data,
2087 struct list_head *list)
2089 struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig;
2090 struct iwl_dump_ini_region_data reg_data = {
2091 .dump_data = dump_data,
2093 int i;
2094 u32 size = 0;
2095 u64 regions_mask = le64_to_cpu(trigger->regions_mask);
2097 for (i = 0; i < 64; i++) {
2098 u32 reg_type;
2099 struct iwl_fw_ini_region_tlv *reg;
2101 if (!(BIT_ULL(i) & regions_mask))
2102 continue;
2104 reg_data.reg_tlv = fwrt->trans->dbg.active_regions[i];
2105 if (!reg_data.reg_tlv) {
2106 IWL_WARN(fwrt,
2107 "WRT: Unassigned region id %d, skipping\n", i);
2108 continue;
2111 reg = (void *)reg_data.reg_tlv->data;
2112 reg_type = le32_to_cpu(reg->type);
2113 if (reg_type >= ARRAY_SIZE(iwl_dump_ini_region_ops))
2114 continue;
2116 size += iwl_dump_ini_mem(fwrt, list, &reg_data,
2117 &iwl_dump_ini_region_ops[reg_type]);
2120 if (size)
2121 size += iwl_dump_ini_info(fwrt, trigger, list);
2123 return size;
2126 static bool iwl_fw_ini_trigger_on(struct iwl_fw_runtime *fwrt,
2127 struct iwl_fw_ini_trigger_tlv *trig)
2129 enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point);
2130 u32 usec = le32_to_cpu(trig->ignore_consec);
2132 if (!iwl_trans_dbg_ini_valid(fwrt->trans) ||
2133 tp_id == IWL_FW_INI_TIME_POINT_INVALID ||
2134 tp_id >= IWL_FW_INI_TIME_POINT_NUM ||
2135 iwl_fw_dbg_no_trig_window(fwrt, tp_id, usec))
2136 return false;
2138 return true;
2141 static u32 iwl_dump_ini_file_gen(struct iwl_fw_runtime *fwrt,
2142 struct iwl_fwrt_dump_data *dump_data,
2143 struct list_head *list)
2145 struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig;
2146 struct iwl_fw_ini_dump_entry *entry;
2147 struct iwl_fw_ini_dump_file_hdr *hdr;
2148 u32 size;
2150 if (!trigger || !iwl_fw_ini_trigger_on(fwrt, trigger) ||
2151 !le64_to_cpu(trigger->regions_mask))
2152 return 0;
2154 entry = vzalloc(sizeof(*entry) + sizeof(*hdr));
2155 if (!entry)
2156 return 0;
2158 entry->size = sizeof(*hdr);
2160 size = iwl_dump_ini_trigger(fwrt, dump_data, list);
2161 if (!size) {
2162 vfree(entry);
2163 return 0;
2166 hdr = (void *)entry->data;
2167 hdr->barker = cpu_to_le32(IWL_FW_INI_ERROR_DUMP_BARKER);
2168 hdr->file_len = cpu_to_le32(size + entry->size);
2170 list_add(&entry->list, list);
2172 return le32_to_cpu(hdr->file_len);
2175 static void iwl_fw_error_dump(struct iwl_fw_runtime *fwrt)
2177 struct iwl_fw_dump_ptrs fw_error_dump = {};
2178 struct iwl_fw_error_dump_file *dump_file;
2179 struct scatterlist *sg_dump_data;
2180 u32 file_len;
2181 u32 dump_mask = fwrt->fw->dbg.dump_mask;
2183 dump_file = iwl_fw_error_dump_file(fwrt, &fw_error_dump);
2184 if (!dump_file)
2185 goto out;
2187 if (fwrt->dump.monitor_only)
2188 dump_mask &= IWL_FW_ERROR_DUMP_FW_MONITOR;
2190 fw_error_dump.trans_ptr = iwl_trans_dump_data(fwrt->trans, dump_mask);
2191 file_len = le32_to_cpu(dump_file->file_len);
2192 fw_error_dump.fwrt_len = file_len;
2194 if (fw_error_dump.trans_ptr) {
2195 file_len += fw_error_dump.trans_ptr->len;
2196 dump_file->file_len = cpu_to_le32(file_len);
2199 sg_dump_data = alloc_sgtable(file_len);
2200 if (sg_dump_data) {
2201 sg_pcopy_from_buffer(sg_dump_data,
2202 sg_nents(sg_dump_data),
2203 fw_error_dump.fwrt_ptr,
2204 fw_error_dump.fwrt_len, 0);
2205 if (fw_error_dump.trans_ptr)
2206 sg_pcopy_from_buffer(sg_dump_data,
2207 sg_nents(sg_dump_data),
2208 fw_error_dump.trans_ptr->data,
2209 fw_error_dump.trans_ptr->len,
2210 fw_error_dump.fwrt_len);
2211 dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len,
2212 GFP_KERNEL);
2214 vfree(fw_error_dump.fwrt_ptr);
2215 vfree(fw_error_dump.trans_ptr);
2217 out:
2218 iwl_fw_free_dump_desc(fwrt);
2221 static void iwl_dump_ini_list_free(struct list_head *list)
2223 while (!list_empty(list)) {
2224 struct iwl_fw_ini_dump_entry *entry =
2225 list_entry(list->next, typeof(*entry), list);
2227 list_del(&entry->list);
2228 vfree(entry);
2232 static void iwl_fw_error_dump_data_free(struct iwl_fwrt_dump_data *dump_data)
2234 dump_data->trig = NULL;
2235 kfree(dump_data->fw_pkt);
2236 dump_data->fw_pkt = NULL;
2239 static void iwl_fw_error_ini_dump(struct iwl_fw_runtime *fwrt,
2240 struct iwl_fwrt_dump_data *dump_data)
2242 struct list_head dump_list = LIST_HEAD_INIT(dump_list);
2243 struct scatterlist *sg_dump_data;
2244 u32 file_len = iwl_dump_ini_file_gen(fwrt, dump_data, &dump_list);
2246 if (!file_len)
2247 goto out;
2249 sg_dump_data = alloc_sgtable(file_len);
2250 if (sg_dump_data) {
2251 struct iwl_fw_ini_dump_entry *entry;
2252 int sg_entries = sg_nents(sg_dump_data);
2253 u32 offs = 0;
2255 list_for_each_entry(entry, &dump_list, list) {
2256 sg_pcopy_from_buffer(sg_dump_data, sg_entries,
2257 entry->data, entry->size, offs);
2258 offs += entry->size;
2260 dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len,
2261 GFP_KERNEL);
2263 iwl_dump_ini_list_free(&dump_list);
2265 out:
2266 iwl_fw_error_dump_data_free(dump_data);
2269 const struct iwl_fw_dump_desc iwl_dump_desc_assert = {
2270 .trig_desc = {
2271 .type = cpu_to_le32(FW_DBG_TRIGGER_FW_ASSERT),
2274 IWL_EXPORT_SYMBOL(iwl_dump_desc_assert);
2276 int iwl_fw_dbg_collect_desc(struct iwl_fw_runtime *fwrt,
2277 const struct iwl_fw_dump_desc *desc,
2278 bool monitor_only,
2279 unsigned int delay)
2281 if (iwl_trans_dbg_ini_valid(fwrt->trans)) {
2282 iwl_fw_free_dump_desc(fwrt);
2283 return 0;
2286 /* use wks[0] since dump flow prior to ini does not need to support
2287 * consecutive triggers collection
2289 if (test_and_set_bit(fwrt->dump.wks[0].idx, &fwrt->dump.active_wks))
2290 return -EBUSY;
2292 if (WARN_ON(fwrt->dump.desc))
2293 iwl_fw_free_dump_desc(fwrt);
2295 IWL_WARN(fwrt, "Collecting data: trigger %d fired.\n",
2296 le32_to_cpu(desc->trig_desc.type));
2298 fwrt->dump.desc = desc;
2299 fwrt->dump.monitor_only = monitor_only;
2301 schedule_delayed_work(&fwrt->dump.wks[0].wk, usecs_to_jiffies(delay));
2303 return 0;
2305 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_desc);
2307 int iwl_fw_dbg_error_collect(struct iwl_fw_runtime *fwrt,
2308 enum iwl_fw_dbg_trigger trig_type)
2310 int ret;
2311 struct iwl_fw_dump_desc *iwl_dump_error_desc;
2313 if (!test_bit(STATUS_DEVICE_ENABLED, &fwrt->trans->status))
2314 return -EIO;
2316 iwl_dump_error_desc = kmalloc(sizeof(*iwl_dump_error_desc), GFP_KERNEL);
2317 if (!iwl_dump_error_desc)
2318 return -ENOMEM;
2320 iwl_dump_error_desc->trig_desc.type = cpu_to_le32(trig_type);
2321 iwl_dump_error_desc->len = 0;
2323 ret = iwl_fw_dbg_collect_desc(fwrt, iwl_dump_error_desc, false, 0);
2324 if (ret)
2325 kfree(iwl_dump_error_desc);
2326 else
2327 iwl_trans_sync_nmi(fwrt->trans);
2329 return ret;
2331 IWL_EXPORT_SYMBOL(iwl_fw_dbg_error_collect);
2333 int iwl_fw_dbg_collect(struct iwl_fw_runtime *fwrt,
2334 enum iwl_fw_dbg_trigger trig,
2335 const char *str, size_t len,
2336 struct iwl_fw_dbg_trigger_tlv *trigger)
2338 struct iwl_fw_dump_desc *desc;
2339 unsigned int delay = 0;
2340 bool monitor_only = false;
2342 if (trigger) {
2343 u16 occurrences = le16_to_cpu(trigger->occurrences) - 1;
2345 if (!le16_to_cpu(trigger->occurrences))
2346 return 0;
2348 if (trigger->flags & IWL_FW_DBG_FORCE_RESTART) {
2349 IWL_WARN(fwrt, "Force restart: trigger %d fired.\n",
2350 trig);
2351 iwl_force_nmi(fwrt->trans);
2352 return 0;
2355 trigger->occurrences = cpu_to_le16(occurrences);
2356 monitor_only = trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY;
2358 /* convert msec to usec */
2359 delay = le32_to_cpu(trigger->stop_delay) * USEC_PER_MSEC;
2362 desc = kzalloc(sizeof(*desc) + len, GFP_ATOMIC);
2363 if (!desc)
2364 return -ENOMEM;
2367 desc->len = len;
2368 desc->trig_desc.type = cpu_to_le32(trig);
2369 memcpy(desc->trig_desc.data, str, len);
2371 return iwl_fw_dbg_collect_desc(fwrt, desc, monitor_only, delay);
2373 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect);
2375 int iwl_fw_dbg_ini_collect(struct iwl_fw_runtime *fwrt,
2376 struct iwl_fwrt_dump_data *dump_data)
2378 struct iwl_fw_ini_trigger_tlv *trig = dump_data->trig;
2379 enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point);
2380 u32 occur, delay;
2381 unsigned long idx;
2383 if (!iwl_fw_ini_trigger_on(fwrt, trig)) {
2384 IWL_WARN(fwrt, "WRT: Trigger %d is not active, aborting dump\n",
2385 tp_id);
2386 return -EINVAL;
2389 delay = le32_to_cpu(trig->dump_delay);
2390 occur = le32_to_cpu(trig->occurrences);
2391 if (!occur)
2392 return 0;
2394 trig->occurrences = cpu_to_le32(--occur);
2396 /* Check there is an available worker.
2397 * ffz return value is undefined if no zero exists,
2398 * so check against ~0UL first.
2400 if (fwrt->dump.active_wks == ~0UL)
2401 return -EBUSY;
2403 idx = ffz(fwrt->dump.active_wks);
2405 if (idx >= IWL_FW_RUNTIME_DUMP_WK_NUM ||
2406 test_and_set_bit(fwrt->dump.wks[idx].idx, &fwrt->dump.active_wks))
2407 return -EBUSY;
2409 fwrt->dump.wks[idx].dump_data = *dump_data;
2411 IWL_WARN(fwrt, "WRT: Collecting data: ini trigger %d fired.\n", tp_id);
2413 schedule_delayed_work(&fwrt->dump.wks[idx].wk, usecs_to_jiffies(delay));
2415 return 0;
2418 int iwl_fw_dbg_collect_trig(struct iwl_fw_runtime *fwrt,
2419 struct iwl_fw_dbg_trigger_tlv *trigger,
2420 const char *fmt, ...)
2422 int ret, len = 0;
2423 char buf[64];
2425 if (iwl_trans_dbg_ini_valid(fwrt->trans))
2426 return 0;
2428 if (fmt) {
2429 va_list ap;
2431 buf[sizeof(buf) - 1] = '\0';
2433 va_start(ap, fmt);
2434 vsnprintf(buf, sizeof(buf), fmt, ap);
2435 va_end(ap);
2437 /* check for truncation */
2438 if (WARN_ON_ONCE(buf[sizeof(buf) - 1]))
2439 buf[sizeof(buf) - 1] = '\0';
2441 len = strlen(buf) + 1;
2444 ret = iwl_fw_dbg_collect(fwrt, le32_to_cpu(trigger->id), buf, len,
2445 trigger);
2447 if (ret)
2448 return ret;
2450 return 0;
2452 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_trig);
2454 int iwl_fw_start_dbg_conf(struct iwl_fw_runtime *fwrt, u8 conf_id)
2456 u8 *ptr;
2457 int ret;
2458 int i;
2460 if (WARN_ONCE(conf_id >= ARRAY_SIZE(fwrt->fw->dbg.conf_tlv),
2461 "Invalid configuration %d\n", conf_id))
2462 return -EINVAL;
2464 /* EARLY START - firmware's configuration is hard coded */
2465 if ((!fwrt->fw->dbg.conf_tlv[conf_id] ||
2466 !fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds) &&
2467 conf_id == FW_DBG_START_FROM_ALIVE)
2468 return 0;
2470 if (!fwrt->fw->dbg.conf_tlv[conf_id])
2471 return -EINVAL;
2473 if (fwrt->dump.conf != FW_DBG_INVALID)
2474 IWL_WARN(fwrt, "FW already configured (%d) - re-configuring\n",
2475 fwrt->dump.conf);
2477 /* Send all HCMDs for configuring the FW debug */
2478 ptr = (void *)&fwrt->fw->dbg.conf_tlv[conf_id]->hcmd;
2479 for (i = 0; i < fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds; i++) {
2480 struct iwl_fw_dbg_conf_hcmd *cmd = (void *)ptr;
2481 struct iwl_host_cmd hcmd = {
2482 .id = cmd->id,
2483 .len = { le16_to_cpu(cmd->len), },
2484 .data = { cmd->data, },
2487 ret = iwl_trans_send_cmd(fwrt->trans, &hcmd);
2488 if (ret)
2489 return ret;
2491 ptr += sizeof(*cmd);
2492 ptr += le16_to_cpu(cmd->len);
2495 fwrt->dump.conf = conf_id;
2497 return 0;
2499 IWL_EXPORT_SYMBOL(iwl_fw_start_dbg_conf);
2501 /* this function assumes dump_start was called beforehand and dump_end will be
2502 * called afterwards
2504 static void iwl_fw_dbg_collect_sync(struct iwl_fw_runtime *fwrt, u8 wk_idx)
2506 struct iwl_fw_dbg_params params = {0};
2508 if (!test_bit(wk_idx, &fwrt->dump.active_wks))
2509 return;
2511 if (fwrt->ops && fwrt->ops->fw_running &&
2512 !fwrt->ops->fw_running(fwrt->ops_ctx)) {
2513 IWL_ERR(fwrt, "Firmware not running - cannot dump error\n");
2514 iwl_fw_free_dump_desc(fwrt);
2515 goto out;
2518 /* there's no point in fw dump if the bus is dead */
2519 if (test_bit(STATUS_TRANS_DEAD, &fwrt->trans->status)) {
2520 IWL_ERR(fwrt, "Skip fw error dump since bus is dead\n");
2521 goto out;
2524 iwl_fw_dbg_stop_restart_recording(fwrt, &params, true);
2526 IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection start\n");
2527 if (iwl_trans_dbg_ini_valid(fwrt->trans))
2528 iwl_fw_error_ini_dump(fwrt, &fwrt->dump.wks[wk_idx].dump_data);
2529 else
2530 iwl_fw_error_dump(fwrt);
2531 IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection done\n");
2533 iwl_fw_dbg_stop_restart_recording(fwrt, &params, false);
2535 out:
2536 clear_bit(wk_idx, &fwrt->dump.active_wks);
2539 void iwl_fw_error_dump_wk(struct work_struct *work)
2541 struct iwl_fwrt_wk_data *wks =
2542 container_of(work, typeof(*wks), wk.work);
2543 struct iwl_fw_runtime *fwrt =
2544 container_of(wks, typeof(*fwrt), dump.wks[wks->idx]);
2546 /* assumes the op mode mutex is locked in dump_start since
2547 * iwl_fw_dbg_collect_sync can't run in parallel
2549 if (fwrt->ops && fwrt->ops->dump_start &&
2550 fwrt->ops->dump_start(fwrt->ops_ctx))
2551 return;
2553 iwl_fw_dbg_collect_sync(fwrt, wks->idx);
2555 if (fwrt->ops && fwrt->ops->dump_end)
2556 fwrt->ops->dump_end(fwrt->ops_ctx);
2559 void iwl_fw_dbg_read_d3_debug_data(struct iwl_fw_runtime *fwrt)
2561 const struct iwl_cfg *cfg = fwrt->trans->cfg;
2563 if (!iwl_fw_dbg_is_d3_debug_enabled(fwrt))
2564 return;
2566 if (!fwrt->dump.d3_debug_data) {
2567 fwrt->dump.d3_debug_data = kmalloc(cfg->d3_debug_data_length,
2568 GFP_KERNEL);
2569 if (!fwrt->dump.d3_debug_data) {
2570 IWL_ERR(fwrt,
2571 "failed to allocate memory for D3 debug data\n");
2572 return;
2576 /* if the buffer holds previous debug data it is overwritten */
2577 iwl_trans_read_mem_bytes(fwrt->trans, cfg->d3_debug_data_base_addr,
2578 fwrt->dump.d3_debug_data,
2579 cfg->d3_debug_data_length);
2581 IWL_EXPORT_SYMBOL(iwl_fw_dbg_read_d3_debug_data);
2583 void iwl_fw_dbg_stop_sync(struct iwl_fw_runtime *fwrt)
2585 int i;
2587 iwl_dbg_tlv_del_timers(fwrt->trans);
2588 for (i = 0; i < IWL_FW_RUNTIME_DUMP_WK_NUM; i++)
2589 iwl_fw_dbg_collect_sync(fwrt, i);
2591 iwl_fw_dbg_stop_restart_recording(fwrt, NULL, true);
2593 IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_sync);
2595 #define FSEQ_REG(x) { .addr = (x), .str = #x, }
2597 void iwl_fw_error_print_fseq_regs(struct iwl_fw_runtime *fwrt)
2599 struct iwl_trans *trans = fwrt->trans;
2600 unsigned long flags;
2601 int i;
2602 struct {
2603 u32 addr;
2604 const char *str;
2605 } fseq_regs[] = {
2606 FSEQ_REG(FSEQ_ERROR_CODE),
2607 FSEQ_REG(FSEQ_TOP_INIT_VERSION),
2608 FSEQ_REG(FSEQ_CNVIO_INIT_VERSION),
2609 FSEQ_REG(FSEQ_OTP_VERSION),
2610 FSEQ_REG(FSEQ_TOP_CONTENT_VERSION),
2611 FSEQ_REG(FSEQ_ALIVE_TOKEN),
2612 FSEQ_REG(FSEQ_CNVI_ID),
2613 FSEQ_REG(FSEQ_CNVR_ID),
2614 FSEQ_REG(CNVI_AUX_MISC_CHIP),
2615 FSEQ_REG(CNVR_AUX_MISC_CHIP),
2616 FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_DIG_DCDC_VTRIM),
2617 FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_ACTIVE_VDIG_MIRROR),
2620 if (!iwl_trans_grab_nic_access(trans, &flags))
2621 return;
2623 IWL_ERR(fwrt, "Fseq Registers:\n");
2625 for (i = 0; i < ARRAY_SIZE(fseq_regs); i++)
2626 IWL_ERR(fwrt, "0x%08X | %s\n",
2627 iwl_read_prph_no_grab(trans, fseq_regs[i].addr),
2628 fseq_regs[i].str);
2630 iwl_trans_release_nic_access(trans, &flags);
2632 IWL_EXPORT_SYMBOL(iwl_fw_error_print_fseq_regs);
2634 static int iwl_fw_dbg_suspend_resume_hcmd(struct iwl_trans *trans, bool suspend)
2636 struct iwl_dbg_suspend_resume_cmd cmd = {
2637 .operation = suspend ?
2638 cpu_to_le32(DBGC_SUSPEND_CMD) :
2639 cpu_to_le32(DBGC_RESUME_CMD),
2641 struct iwl_host_cmd hcmd = {
2642 .id = WIDE_ID(DEBUG_GROUP, DBGC_SUSPEND_RESUME),
2643 .data[0] = &cmd,
2644 .len[0] = sizeof(cmd),
2647 return iwl_trans_send_cmd(trans, &hcmd);
2650 static void iwl_fw_dbg_stop_recording(struct iwl_trans *trans,
2651 struct iwl_fw_dbg_params *params)
2653 if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) {
2654 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100);
2655 return;
2658 if (params) {
2659 params->in_sample = iwl_read_umac_prph(trans, DBGC_IN_SAMPLE);
2660 params->out_ctrl = iwl_read_umac_prph(trans, DBGC_OUT_CTRL);
2663 iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, 0);
2664 /* wait for the DBGC to finish writing the internal buffer to DRAM to
2665 * avoid halting the HW while writing
2667 usleep_range(700, 1000);
2668 iwl_write_umac_prph(trans, DBGC_OUT_CTRL, 0);
2671 static int iwl_fw_dbg_restart_recording(struct iwl_trans *trans,
2672 struct iwl_fw_dbg_params *params)
2674 if (!params)
2675 return -EIO;
2677 if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) {
2678 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100);
2679 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1);
2680 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1);
2681 } else {
2682 iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, params->in_sample);
2683 iwl_write_umac_prph(trans, DBGC_OUT_CTRL, params->out_ctrl);
2686 return 0;
2689 void iwl_fw_dbg_stop_restart_recording(struct iwl_fw_runtime *fwrt,
2690 struct iwl_fw_dbg_params *params,
2691 bool stop)
2693 int ret = 0;
2695 if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status))
2696 return;
2698 if (fw_has_capa(&fwrt->fw->ucode_capa,
2699 IWL_UCODE_TLV_CAPA_DBG_SUSPEND_RESUME_CMD_SUPP))
2700 ret = iwl_fw_dbg_suspend_resume_hcmd(fwrt->trans, stop);
2701 else if (stop)
2702 iwl_fw_dbg_stop_recording(fwrt->trans, params);
2703 else
2704 ret = iwl_fw_dbg_restart_recording(fwrt->trans, params);
2705 #ifdef CONFIG_IWLWIFI_DEBUGFS
2706 if (!ret) {
2707 if (stop)
2708 fwrt->trans->dbg.rec_on = false;
2709 else
2710 iwl_fw_set_dbg_rec_on(fwrt);
2712 #endif
2714 IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_restart_recording);