gpio: rcar: Fix runtime PM imbalance on error
[linux/fpc-iii.git] / drivers / pci / pcie / aspm.c
blob2378ed692534684023e7534a57c636917d507140
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Enable PCIe link L0s/L1 state and Clock Power Management
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/pci_regs.h>
15 #include <linux/errno.h>
16 #include <linux/pm.h>
17 #include <linux/init.h>
18 #include <linux/slab.h>
19 #include <linux/jiffies.h>
20 #include <linux/delay.h>
21 #include "../pci.h"
23 #ifdef MODULE_PARAM_PREFIX
24 #undef MODULE_PARAM_PREFIX
25 #endif
26 #define MODULE_PARAM_PREFIX "pcie_aspm."
28 /* Note: those are not register definitions */
29 #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
30 #define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
31 #define ASPM_STATE_L1 (4) /* L1 state */
32 #define ASPM_STATE_L1_1 (8) /* ASPM L1.1 state */
33 #define ASPM_STATE_L1_2 (0x10) /* ASPM L1.2 state */
34 #define ASPM_STATE_L1_1_PCIPM (0x20) /* PCI PM L1.1 state */
35 #define ASPM_STATE_L1_2_PCIPM (0x40) /* PCI PM L1.2 state */
36 #define ASPM_STATE_L1_SS_PCIPM (ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1_2_PCIPM)
37 #define ASPM_STATE_L1_2_MASK (ASPM_STATE_L1_2 | ASPM_STATE_L1_2_PCIPM)
38 #define ASPM_STATE_L1SS (ASPM_STATE_L1_1 | ASPM_STATE_L1_1_PCIPM |\
39 ASPM_STATE_L1_2_MASK)
40 #define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
41 #define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1 | \
42 ASPM_STATE_L1SS)
44 struct aspm_latency {
45 u32 l0s; /* L0s latency (nsec) */
46 u32 l1; /* L1 latency (nsec) */
49 struct pcie_link_state {
50 struct pci_dev *pdev; /* Upstream component of the Link */
51 struct pci_dev *downstream; /* Downstream component, function 0 */
52 struct pcie_link_state *root; /* pointer to the root port link */
53 struct pcie_link_state *parent; /* pointer to the parent Link state */
54 struct list_head sibling; /* node in link_list */
56 /* ASPM state */
57 u32 aspm_support:7; /* Supported ASPM state */
58 u32 aspm_enabled:7; /* Enabled ASPM state */
59 u32 aspm_capable:7; /* Capable ASPM state with latency */
60 u32 aspm_default:7; /* Default ASPM state by BIOS */
61 u32 aspm_disable:7; /* Disabled ASPM state */
63 /* Clock PM state */
64 u32 clkpm_capable:1; /* Clock PM capable? */
65 u32 clkpm_enabled:1; /* Current Clock PM state */
66 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
67 u32 clkpm_disable:1; /* Clock PM disabled */
69 /* Exit latencies */
70 struct aspm_latency latency_up; /* Upstream direction exit latency */
71 struct aspm_latency latency_dw; /* Downstream direction exit latency */
73 * Endpoint acceptable latencies. A pcie downstream port only
74 * has one slot under it, so at most there are 8 functions.
76 struct aspm_latency acceptable[8];
78 /* L1 PM Substate info */
79 struct {
80 u32 up_cap_ptr; /* L1SS cap ptr in upstream dev */
81 u32 dw_cap_ptr; /* L1SS cap ptr in downstream dev */
82 u32 ctl1; /* value to be programmed in ctl1 */
83 u32 ctl2; /* value to be programmed in ctl2 */
84 } l1ss;
87 static int aspm_disabled, aspm_force;
88 static bool aspm_support_enabled = true;
89 static DEFINE_MUTEX(aspm_lock);
90 static LIST_HEAD(link_list);
92 #define POLICY_DEFAULT 0 /* BIOS default setting */
93 #define POLICY_PERFORMANCE 1 /* high performance */
94 #define POLICY_POWERSAVE 2 /* high power saving */
95 #define POLICY_POWER_SUPERSAVE 3 /* possibly even more power saving */
97 #ifdef CONFIG_PCIEASPM_PERFORMANCE
98 static int aspm_policy = POLICY_PERFORMANCE;
99 #elif defined CONFIG_PCIEASPM_POWERSAVE
100 static int aspm_policy = POLICY_POWERSAVE;
101 #elif defined CONFIG_PCIEASPM_POWER_SUPERSAVE
102 static int aspm_policy = POLICY_POWER_SUPERSAVE;
103 #else
104 static int aspm_policy;
105 #endif
107 static const char *policy_str[] = {
108 [POLICY_DEFAULT] = "default",
109 [POLICY_PERFORMANCE] = "performance",
110 [POLICY_POWERSAVE] = "powersave",
111 [POLICY_POWER_SUPERSAVE] = "powersupersave"
114 #define LINK_RETRAIN_TIMEOUT HZ
116 static int policy_to_aspm_state(struct pcie_link_state *link)
118 switch (aspm_policy) {
119 case POLICY_PERFORMANCE:
120 /* Disable ASPM and Clock PM */
121 return 0;
122 case POLICY_POWERSAVE:
123 /* Enable ASPM L0s/L1 */
124 return (ASPM_STATE_L0S | ASPM_STATE_L1);
125 case POLICY_POWER_SUPERSAVE:
126 /* Enable Everything */
127 return ASPM_STATE_ALL;
128 case POLICY_DEFAULT:
129 return link->aspm_default;
131 return 0;
134 static int policy_to_clkpm_state(struct pcie_link_state *link)
136 switch (aspm_policy) {
137 case POLICY_PERFORMANCE:
138 /* Disable ASPM and Clock PM */
139 return 0;
140 case POLICY_POWERSAVE:
141 case POLICY_POWER_SUPERSAVE:
142 /* Enable Clock PM */
143 return 1;
144 case POLICY_DEFAULT:
145 return link->clkpm_default;
147 return 0;
150 static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
152 struct pci_dev *child;
153 struct pci_bus *linkbus = link->pdev->subordinate;
154 u32 val = enable ? PCI_EXP_LNKCTL_CLKREQ_EN : 0;
156 list_for_each_entry(child, &linkbus->devices, bus_list)
157 pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
158 PCI_EXP_LNKCTL_CLKREQ_EN,
159 val);
160 link->clkpm_enabled = !!enable;
163 static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
166 * Don't enable Clock PM if the link is not Clock PM capable
167 * or Clock PM is disabled
169 if (!link->clkpm_capable || link->clkpm_disable)
170 enable = 0;
171 /* Need nothing if the specified equals to current state */
172 if (link->clkpm_enabled == enable)
173 return;
174 pcie_set_clkpm_nocheck(link, enable);
177 static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
179 int capable = 1, enabled = 1;
180 u32 reg32;
181 u16 reg16;
182 struct pci_dev *child;
183 struct pci_bus *linkbus = link->pdev->subordinate;
185 /* All functions should have the same cap and state, take the worst */
186 list_for_each_entry(child, &linkbus->devices, bus_list) {
187 pcie_capability_read_dword(child, PCI_EXP_LNKCAP, &reg32);
188 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
189 capable = 0;
190 enabled = 0;
191 break;
193 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
194 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
195 enabled = 0;
197 link->clkpm_enabled = enabled;
198 link->clkpm_default = enabled;
199 link->clkpm_capable = capable;
200 link->clkpm_disable = blacklist ? 1 : 0;
203 static bool pcie_retrain_link(struct pcie_link_state *link)
205 struct pci_dev *parent = link->pdev;
206 unsigned long end_jiffies;
207 u16 reg16;
209 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
210 reg16 |= PCI_EXP_LNKCTL_RL;
211 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
212 if (parent->clear_retrain_link) {
214 * Due to an erratum in some devices the Retrain Link bit
215 * needs to be cleared again manually to allow the link
216 * training to succeed.
218 reg16 &= ~PCI_EXP_LNKCTL_RL;
219 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
222 /* Wait for link training end. Break out after waiting for timeout */
223 end_jiffies = jiffies + LINK_RETRAIN_TIMEOUT;
224 do {
225 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
226 if (!(reg16 & PCI_EXP_LNKSTA_LT))
227 break;
228 msleep(1);
229 } while (time_before(jiffies, end_jiffies));
230 return !(reg16 & PCI_EXP_LNKSTA_LT);
234 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
235 * could use common clock. If they are, configure them to use the
236 * common clock. That will reduce the ASPM state exit latency.
238 static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
240 int same_clock = 1;
241 u16 reg16, parent_reg, child_reg[8];
242 struct pci_dev *child, *parent = link->pdev;
243 struct pci_bus *linkbus = parent->subordinate;
245 * All functions of a slot should have the same Slot Clock
246 * Configuration, so just check one function
248 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
249 BUG_ON(!pci_is_pcie(child));
251 /* Check downstream component if bit Slot Clock Configuration is 1 */
252 pcie_capability_read_word(child, PCI_EXP_LNKSTA, &reg16);
253 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
254 same_clock = 0;
256 /* Check upstream component if bit Slot Clock Configuration is 1 */
257 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
258 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
259 same_clock = 0;
261 /* Port might be already in common clock mode */
262 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
263 if (same_clock && (reg16 & PCI_EXP_LNKCTL_CCC)) {
264 bool consistent = true;
266 list_for_each_entry(child, &linkbus->devices, bus_list) {
267 pcie_capability_read_word(child, PCI_EXP_LNKCTL,
268 &reg16);
269 if (!(reg16 & PCI_EXP_LNKCTL_CCC)) {
270 consistent = false;
271 break;
274 if (consistent)
275 return;
276 pci_info(parent, "ASPM: current common clock configuration is inconsistent, reconfiguring\n");
279 /* Configure downstream component, all functions */
280 list_for_each_entry(child, &linkbus->devices, bus_list) {
281 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
282 child_reg[PCI_FUNC(child->devfn)] = reg16;
283 if (same_clock)
284 reg16 |= PCI_EXP_LNKCTL_CCC;
285 else
286 reg16 &= ~PCI_EXP_LNKCTL_CCC;
287 pcie_capability_write_word(child, PCI_EXP_LNKCTL, reg16);
290 /* Configure upstream component */
291 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
292 parent_reg = reg16;
293 if (same_clock)
294 reg16 |= PCI_EXP_LNKCTL_CCC;
295 else
296 reg16 &= ~PCI_EXP_LNKCTL_CCC;
297 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
299 if (pcie_retrain_link(link))
300 return;
302 /* Training failed. Restore common clock configurations */
303 pci_err(parent, "ASPM: Could not configure common clock\n");
304 list_for_each_entry(child, &linkbus->devices, bus_list)
305 pcie_capability_write_word(child, PCI_EXP_LNKCTL,
306 child_reg[PCI_FUNC(child->devfn)]);
307 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, parent_reg);
310 /* Convert L0s latency encoding to ns */
311 static u32 calc_l0s_latency(u32 encoding)
313 if (encoding == 0x7)
314 return (5 * 1000); /* > 4us */
315 return (64 << encoding);
318 /* Convert L0s acceptable latency encoding to ns */
319 static u32 calc_l0s_acceptable(u32 encoding)
321 if (encoding == 0x7)
322 return -1U;
323 return (64 << encoding);
326 /* Convert L1 latency encoding to ns */
327 static u32 calc_l1_latency(u32 encoding)
329 if (encoding == 0x7)
330 return (65 * 1000); /* > 64us */
331 return (1000 << encoding);
334 /* Convert L1 acceptable latency encoding to ns */
335 static u32 calc_l1_acceptable(u32 encoding)
337 if (encoding == 0x7)
338 return -1U;
339 return (1000 << encoding);
342 /* Convert L1SS T_pwr encoding to usec */
343 static u32 calc_l1ss_pwron(struct pci_dev *pdev, u32 scale, u32 val)
345 switch (scale) {
346 case 0:
347 return val * 2;
348 case 1:
349 return val * 10;
350 case 2:
351 return val * 100;
353 pci_err(pdev, "%s: Invalid T_PwrOn scale: %u\n", __func__, scale);
354 return 0;
357 static void encode_l12_threshold(u32 threshold_us, u32 *scale, u32 *value)
359 u32 threshold_ns = threshold_us * 1000;
361 /* See PCIe r3.1, sec 7.33.3 and sec 6.18 */
362 if (threshold_ns < 32) {
363 *scale = 0;
364 *value = threshold_ns;
365 } else if (threshold_ns < 1024) {
366 *scale = 1;
367 *value = threshold_ns >> 5;
368 } else if (threshold_ns < 32768) {
369 *scale = 2;
370 *value = threshold_ns >> 10;
371 } else if (threshold_ns < 1048576) {
372 *scale = 3;
373 *value = threshold_ns >> 15;
374 } else if (threshold_ns < 33554432) {
375 *scale = 4;
376 *value = threshold_ns >> 20;
377 } else {
378 *scale = 5;
379 *value = threshold_ns >> 25;
383 struct aspm_register_info {
384 u32 support:2;
385 u32 enabled:2;
386 u32 latency_encoding_l0s;
387 u32 latency_encoding_l1;
389 /* L1 substates */
390 u32 l1ss_cap_ptr;
391 u32 l1ss_cap;
392 u32 l1ss_ctl1;
393 u32 l1ss_ctl2;
396 static void pcie_get_aspm_reg(struct pci_dev *pdev,
397 struct aspm_register_info *info)
399 u16 reg16;
400 u32 reg32;
402 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
403 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
404 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
405 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
406 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &reg16);
407 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
409 /* Read L1 PM substate capabilities */
410 info->l1ss_cap = info->l1ss_ctl1 = info->l1ss_ctl2 = 0;
411 info->l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
412 if (!info->l1ss_cap_ptr)
413 return;
414 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CAP,
415 &info->l1ss_cap);
416 if (!(info->l1ss_cap & PCI_L1SS_CAP_L1_PM_SS)) {
417 info->l1ss_cap = 0;
418 return;
422 * If we don't have LTR for the entire path from the Root Complex
423 * to this device, we can't use ASPM L1.2 because it relies on the
424 * LTR_L1.2_THRESHOLD. See PCIe r4.0, secs 5.5.4, 6.18.
426 if (!pdev->ltr_path)
427 info->l1ss_cap &= ~PCI_L1SS_CAP_ASPM_L1_2;
429 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL1,
430 &info->l1ss_ctl1);
431 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL2,
432 &info->l1ss_ctl2);
435 static void pcie_aspm_check_latency(struct pci_dev *endpoint)
437 u32 latency, l1_switch_latency = 0;
438 struct aspm_latency *acceptable;
439 struct pcie_link_state *link;
441 /* Device not in D0 doesn't need latency check */
442 if ((endpoint->current_state != PCI_D0) &&
443 (endpoint->current_state != PCI_UNKNOWN))
444 return;
446 link = endpoint->bus->self->link_state;
447 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
449 while (link) {
450 /* Check upstream direction L0s latency */
451 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
452 (link->latency_up.l0s > acceptable->l0s))
453 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
455 /* Check downstream direction L0s latency */
456 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
457 (link->latency_dw.l0s > acceptable->l0s))
458 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
460 * Check L1 latency.
461 * Every switch on the path to root complex need 1
462 * more microsecond for L1. Spec doesn't mention L0s.
464 * The exit latencies for L1 substates are not advertised
465 * by a device. Since the spec also doesn't mention a way
466 * to determine max latencies introduced by enabling L1
467 * substates on the components, it is not clear how to do
468 * a L1 substate exit latency check. We assume that the
469 * L1 exit latencies advertised by a device include L1
470 * substate latencies (and hence do not do any check).
472 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
473 if ((link->aspm_capable & ASPM_STATE_L1) &&
474 (latency + l1_switch_latency > acceptable->l1))
475 link->aspm_capable &= ~ASPM_STATE_L1;
476 l1_switch_latency += 1000;
478 link = link->parent;
483 * The L1 PM substate capability is only implemented in function 0 in a
484 * multi function device.
486 static struct pci_dev *pci_function_0(struct pci_bus *linkbus)
488 struct pci_dev *child;
490 list_for_each_entry(child, &linkbus->devices, bus_list)
491 if (PCI_FUNC(child->devfn) == 0)
492 return child;
493 return NULL;
496 /* Calculate L1.2 PM substate timing parameters */
497 static void aspm_calc_l1ss_info(struct pcie_link_state *link,
498 struct aspm_register_info *upreg,
499 struct aspm_register_info *dwreg)
501 u32 val1, val2, scale1, scale2;
502 u32 t_common_mode, t_power_on, l1_2_threshold, scale, value;
504 link->l1ss.up_cap_ptr = upreg->l1ss_cap_ptr;
505 link->l1ss.dw_cap_ptr = dwreg->l1ss_cap_ptr;
506 link->l1ss.ctl1 = link->l1ss.ctl2 = 0;
508 if (!(link->aspm_support & ASPM_STATE_L1_2_MASK))
509 return;
511 /* Choose the greater of the two Port Common_Mode_Restore_Times */
512 val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
513 val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
514 t_common_mode = max(val1, val2);
516 /* Choose the greater of the two Port T_POWER_ON times */
517 val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
518 scale1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
519 val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
520 scale2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
522 if (calc_l1ss_pwron(link->pdev, scale1, val1) >
523 calc_l1ss_pwron(link->downstream, scale2, val2)) {
524 link->l1ss.ctl2 |= scale1 | (val1 << 3);
525 t_power_on = calc_l1ss_pwron(link->pdev, scale1, val1);
526 } else {
527 link->l1ss.ctl2 |= scale2 | (val2 << 3);
528 t_power_on = calc_l1ss_pwron(link->downstream, scale2, val2);
532 * Set LTR_L1.2_THRESHOLD to the time required to transition the
533 * Link from L0 to L1.2 and back to L0 so we enter L1.2 only if
534 * downstream devices report (via LTR) that they can tolerate at
535 * least that much latency.
537 * Based on PCIe r3.1, sec 5.5.3.3.1, Figures 5-16 and 5-17, and
538 * Table 5-11. T(POWER_OFF) is at most 2us and T(L1.2) is at
539 * least 4us.
541 l1_2_threshold = 2 + 4 + t_common_mode + t_power_on;
542 encode_l12_threshold(l1_2_threshold, &scale, &value);
543 link->l1ss.ctl1 |= t_common_mode << 8 | scale << 29 | value << 16;
546 static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
548 struct pci_dev *child = link->downstream, *parent = link->pdev;
549 struct pci_bus *linkbus = parent->subordinate;
550 struct aspm_register_info upreg, dwreg;
552 if (blacklist) {
553 /* Set enabled/disable so that we will disable ASPM later */
554 link->aspm_enabled = ASPM_STATE_ALL;
555 link->aspm_disable = ASPM_STATE_ALL;
556 return;
559 /* Get upstream/downstream components' register state */
560 pcie_get_aspm_reg(parent, &upreg);
561 pcie_get_aspm_reg(child, &dwreg);
564 * If ASPM not supported, don't mess with the clocks and link,
565 * bail out now.
567 if (!(upreg.support & dwreg.support))
568 return;
570 /* Configure common clock before checking latencies */
571 pcie_aspm_configure_common_clock(link);
574 * Re-read upstream/downstream components' register state
575 * after clock configuration
577 pcie_get_aspm_reg(parent, &upreg);
578 pcie_get_aspm_reg(child, &dwreg);
581 * Setup L0s state
583 * Note that we must not enable L0s in either direction on a
584 * given link unless components on both sides of the link each
585 * support L0s.
587 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
588 link->aspm_support |= ASPM_STATE_L0S;
589 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
590 link->aspm_enabled |= ASPM_STATE_L0S_UP;
591 if (upreg.enabled & PCIE_LINK_STATE_L0S)
592 link->aspm_enabled |= ASPM_STATE_L0S_DW;
593 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
594 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
596 /* Setup L1 state */
597 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
598 link->aspm_support |= ASPM_STATE_L1;
599 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
600 link->aspm_enabled |= ASPM_STATE_L1;
601 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
602 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
604 /* Setup L1 substate */
605 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_1)
606 link->aspm_support |= ASPM_STATE_L1_1;
607 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_2)
608 link->aspm_support |= ASPM_STATE_L1_2;
609 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_1)
610 link->aspm_support |= ASPM_STATE_L1_1_PCIPM;
611 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_2)
612 link->aspm_support |= ASPM_STATE_L1_2_PCIPM;
614 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_1)
615 link->aspm_enabled |= ASPM_STATE_L1_1;
616 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_2)
617 link->aspm_enabled |= ASPM_STATE_L1_2;
618 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_1)
619 link->aspm_enabled |= ASPM_STATE_L1_1_PCIPM;
620 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_2)
621 link->aspm_enabled |= ASPM_STATE_L1_2_PCIPM;
623 if (link->aspm_support & ASPM_STATE_L1SS)
624 aspm_calc_l1ss_info(link, &upreg, &dwreg);
626 /* Save default state */
627 link->aspm_default = link->aspm_enabled;
629 /* Setup initial capable state. Will be updated later */
630 link->aspm_capable = link->aspm_support;
632 * If the downstream component has pci bridge function, don't
633 * do ASPM for now.
635 list_for_each_entry(child, &linkbus->devices, bus_list) {
636 if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
637 link->aspm_disable = ASPM_STATE_ALL;
638 break;
642 /* Get and check endpoint acceptable latencies */
643 list_for_each_entry(child, &linkbus->devices, bus_list) {
644 u32 reg32, encoding;
645 struct aspm_latency *acceptable =
646 &link->acceptable[PCI_FUNC(child->devfn)];
648 if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
649 pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
650 continue;
652 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
653 /* Calculate endpoint L0s acceptable latency */
654 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
655 acceptable->l0s = calc_l0s_acceptable(encoding);
656 /* Calculate endpoint L1 acceptable latency */
657 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
658 acceptable->l1 = calc_l1_acceptable(encoding);
660 pcie_aspm_check_latency(child);
664 static void pci_clear_and_set_dword(struct pci_dev *pdev, int pos,
665 u32 clear, u32 set)
667 u32 val;
669 pci_read_config_dword(pdev, pos, &val);
670 val &= ~clear;
671 val |= set;
672 pci_write_config_dword(pdev, pos, val);
675 /* Configure the ASPM L1 substates */
676 static void pcie_config_aspm_l1ss(struct pcie_link_state *link, u32 state)
678 u32 val, enable_req;
679 struct pci_dev *child = link->downstream, *parent = link->pdev;
680 u32 up_cap_ptr = link->l1ss.up_cap_ptr;
681 u32 dw_cap_ptr = link->l1ss.dw_cap_ptr;
683 enable_req = (link->aspm_enabled ^ state) & state;
686 * Here are the rules specified in the PCIe spec for enabling L1SS:
687 * - When enabling L1.x, enable bit at parent first, then at child
688 * - When disabling L1.x, disable bit at child first, then at parent
689 * - When enabling ASPM L1.x, need to disable L1
690 * (at child followed by parent).
691 * - The ASPM/PCIPM L1.2 must be disabled while programming timing
692 * parameters
694 * To keep it simple, disable all L1SS bits first, and later enable
695 * what is needed.
698 /* Disable all L1 substates */
699 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
700 PCI_L1SS_CTL1_L1SS_MASK, 0);
701 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
702 PCI_L1SS_CTL1_L1SS_MASK, 0);
704 * If needed, disable L1, and it gets enabled later
705 * in pcie_config_aspm_link().
707 if (enable_req & (ASPM_STATE_L1_1 | ASPM_STATE_L1_2)) {
708 pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
709 PCI_EXP_LNKCTL_ASPM_L1, 0);
710 pcie_capability_clear_and_set_word(parent, PCI_EXP_LNKCTL,
711 PCI_EXP_LNKCTL_ASPM_L1, 0);
714 if (enable_req & ASPM_STATE_L1_2_MASK) {
716 /* Program T_POWER_ON times in both ports */
717 pci_write_config_dword(parent, up_cap_ptr + PCI_L1SS_CTL2,
718 link->l1ss.ctl2);
719 pci_write_config_dword(child, dw_cap_ptr + PCI_L1SS_CTL2,
720 link->l1ss.ctl2);
722 /* Program Common_Mode_Restore_Time in upstream device */
723 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
724 PCI_L1SS_CTL1_CM_RESTORE_TIME,
725 link->l1ss.ctl1);
727 /* Program LTR_L1.2_THRESHOLD time in both ports */
728 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
729 PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
730 PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
731 link->l1ss.ctl1);
732 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
733 PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
734 PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
735 link->l1ss.ctl1);
738 val = 0;
739 if (state & ASPM_STATE_L1_1)
740 val |= PCI_L1SS_CTL1_ASPM_L1_1;
741 if (state & ASPM_STATE_L1_2)
742 val |= PCI_L1SS_CTL1_ASPM_L1_2;
743 if (state & ASPM_STATE_L1_1_PCIPM)
744 val |= PCI_L1SS_CTL1_PCIPM_L1_1;
745 if (state & ASPM_STATE_L1_2_PCIPM)
746 val |= PCI_L1SS_CTL1_PCIPM_L1_2;
748 /* Enable what we need to enable */
749 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
750 PCI_L1SS_CTL1_L1SS_MASK, val);
751 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
752 PCI_L1SS_CTL1_L1SS_MASK, val);
755 static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
757 pcie_capability_clear_and_set_word(pdev, PCI_EXP_LNKCTL,
758 PCI_EXP_LNKCTL_ASPMC, val);
761 static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
763 u32 upstream = 0, dwstream = 0;
764 struct pci_dev *child = link->downstream, *parent = link->pdev;
765 struct pci_bus *linkbus = parent->subordinate;
767 /* Enable only the states that were not explicitly disabled */
768 state &= (link->aspm_capable & ~link->aspm_disable);
770 /* Can't enable any substates if L1 is not enabled */
771 if (!(state & ASPM_STATE_L1))
772 state &= ~ASPM_STATE_L1SS;
774 /* Spec says both ports must be in D0 before enabling PCI PM substates*/
775 if (parent->current_state != PCI_D0 || child->current_state != PCI_D0) {
776 state &= ~ASPM_STATE_L1_SS_PCIPM;
777 state |= (link->aspm_enabled & ASPM_STATE_L1_SS_PCIPM);
780 /* Nothing to do if the link is already in the requested state */
781 if (link->aspm_enabled == state)
782 return;
783 /* Convert ASPM state to upstream/downstream ASPM register state */
784 if (state & ASPM_STATE_L0S_UP)
785 dwstream |= PCI_EXP_LNKCTL_ASPM_L0S;
786 if (state & ASPM_STATE_L0S_DW)
787 upstream |= PCI_EXP_LNKCTL_ASPM_L0S;
788 if (state & ASPM_STATE_L1) {
789 upstream |= PCI_EXP_LNKCTL_ASPM_L1;
790 dwstream |= PCI_EXP_LNKCTL_ASPM_L1;
793 if (link->aspm_capable & ASPM_STATE_L1SS)
794 pcie_config_aspm_l1ss(link, state);
797 * Spec 2.0 suggests all functions should be configured the
798 * same setting for ASPM. Enabling ASPM L1 should be done in
799 * upstream component first and then downstream, and vice
800 * versa for disabling ASPM L1. Spec doesn't mention L0S.
802 if (state & ASPM_STATE_L1)
803 pcie_config_aspm_dev(parent, upstream);
804 list_for_each_entry(child, &linkbus->devices, bus_list)
805 pcie_config_aspm_dev(child, dwstream);
806 if (!(state & ASPM_STATE_L1))
807 pcie_config_aspm_dev(parent, upstream);
809 link->aspm_enabled = state;
812 static void pcie_config_aspm_path(struct pcie_link_state *link)
814 while (link) {
815 pcie_config_aspm_link(link, policy_to_aspm_state(link));
816 link = link->parent;
820 static void free_link_state(struct pcie_link_state *link)
822 link->pdev->link_state = NULL;
823 kfree(link);
826 static int pcie_aspm_sanity_check(struct pci_dev *pdev)
828 struct pci_dev *child;
829 u32 reg32;
832 * Some functions in a slot might not all be PCIe functions,
833 * very strange. Disable ASPM for the whole slot
835 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
836 if (!pci_is_pcie(child))
837 return -EINVAL;
840 * If ASPM is disabled then we're not going to change
841 * the BIOS state. It's safe to continue even if it's a
842 * pre-1.1 device
845 if (aspm_disabled)
846 continue;
849 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
850 * RBER bit to determine if a function is 1.1 version device
852 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
853 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
854 pci_info(child, "disabling ASPM on pre-1.1 PCIe device. You can enable it with 'pcie_aspm=force'\n");
855 return -EINVAL;
858 return 0;
861 static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
863 struct pcie_link_state *link;
865 link = kzalloc(sizeof(*link), GFP_KERNEL);
866 if (!link)
867 return NULL;
869 INIT_LIST_HEAD(&link->sibling);
870 link->pdev = pdev;
871 link->downstream = pci_function_0(pdev->subordinate);
874 * Root Ports and PCI/PCI-X to PCIe Bridges are roots of PCIe
875 * hierarchies. Note that some PCIe host implementations omit
876 * the root ports entirely, in which case a downstream port on
877 * a switch may become the root of the link state chain for all
878 * its subordinate endpoints.
880 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
881 pci_pcie_type(pdev) == PCI_EXP_TYPE_PCIE_BRIDGE ||
882 !pdev->bus->parent->self) {
883 link->root = link;
884 } else {
885 struct pcie_link_state *parent;
887 parent = pdev->bus->parent->self->link_state;
888 if (!parent) {
889 kfree(link);
890 return NULL;
893 link->parent = parent;
894 link->root = link->parent->root;
897 list_add(&link->sibling, &link_list);
898 pdev->link_state = link;
899 return link;
902 static void pcie_aspm_update_sysfs_visibility(struct pci_dev *pdev)
904 struct pci_dev *child;
906 list_for_each_entry(child, &pdev->subordinate->devices, bus_list)
907 sysfs_update_group(&child->dev.kobj, &aspm_ctrl_attr_group);
911 * pcie_aspm_init_link_state: Initiate PCI express link state.
912 * It is called after the pcie and its children devices are scanned.
913 * @pdev: the root port or switch downstream port
915 void pcie_aspm_init_link_state(struct pci_dev *pdev)
917 struct pcie_link_state *link;
918 int blacklist = !!pcie_aspm_sanity_check(pdev);
920 if (!aspm_support_enabled)
921 return;
923 if (pdev->link_state)
924 return;
927 * We allocate pcie_link_state for the component on the upstream
928 * end of a Link, so there's nothing to do unless this device is
929 * downstream port.
931 if (!pcie_downstream_port(pdev))
932 return;
934 /* VIA has a strange chipset, root port is under a bridge */
935 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
936 pdev->bus->self)
937 return;
939 down_read(&pci_bus_sem);
940 if (list_empty(&pdev->subordinate->devices))
941 goto out;
943 mutex_lock(&aspm_lock);
944 link = alloc_pcie_link_state(pdev);
945 if (!link)
946 goto unlock;
948 * Setup initial ASPM state. Note that we need to configure
949 * upstream links also because capable state of them can be
950 * update through pcie_aspm_cap_init().
952 pcie_aspm_cap_init(link, blacklist);
954 /* Setup initial Clock PM state */
955 pcie_clkpm_cap_init(link, blacklist);
958 * At this stage drivers haven't had an opportunity to change the
959 * link policy setting. Enabling ASPM on broken hardware can cripple
960 * it even before the driver has had a chance to disable ASPM, so
961 * default to a safe level right now. If we're enabling ASPM beyond
962 * the BIOS's expectation, we'll do so once pci_enable_device() is
963 * called.
965 if (aspm_policy != POLICY_POWERSAVE &&
966 aspm_policy != POLICY_POWER_SUPERSAVE) {
967 pcie_config_aspm_path(link);
968 pcie_set_clkpm(link, policy_to_clkpm_state(link));
971 pcie_aspm_update_sysfs_visibility(pdev);
973 unlock:
974 mutex_unlock(&aspm_lock);
975 out:
976 up_read(&pci_bus_sem);
979 /* Recheck latencies and update aspm_capable for links under the root */
980 static void pcie_update_aspm_capable(struct pcie_link_state *root)
982 struct pcie_link_state *link;
983 BUG_ON(root->parent);
984 list_for_each_entry(link, &link_list, sibling) {
985 if (link->root != root)
986 continue;
987 link->aspm_capable = link->aspm_support;
989 list_for_each_entry(link, &link_list, sibling) {
990 struct pci_dev *child;
991 struct pci_bus *linkbus = link->pdev->subordinate;
992 if (link->root != root)
993 continue;
994 list_for_each_entry(child, &linkbus->devices, bus_list) {
995 if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
996 (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
997 continue;
998 pcie_aspm_check_latency(child);
1003 /* @pdev: the endpoint device */
1004 void pcie_aspm_exit_link_state(struct pci_dev *pdev)
1006 struct pci_dev *parent = pdev->bus->self;
1007 struct pcie_link_state *link, *root, *parent_link;
1009 if (!parent || !parent->link_state)
1010 return;
1012 down_read(&pci_bus_sem);
1013 mutex_lock(&aspm_lock);
1015 * All PCIe functions are in one slot, remove one function will remove
1016 * the whole slot, so just wait until we are the last function left.
1018 if (!list_empty(&parent->subordinate->devices))
1019 goto out;
1021 link = parent->link_state;
1022 root = link->root;
1023 parent_link = link->parent;
1025 /* All functions are removed, so just disable ASPM for the link */
1026 pcie_config_aspm_link(link, 0);
1027 list_del(&link->sibling);
1028 /* Clock PM is for endpoint device */
1029 free_link_state(link);
1031 /* Recheck latencies and configure upstream links */
1032 if (parent_link) {
1033 pcie_update_aspm_capable(root);
1034 pcie_config_aspm_path(parent_link);
1036 out:
1037 mutex_unlock(&aspm_lock);
1038 up_read(&pci_bus_sem);
1041 /* @pdev: the root port or switch downstream port */
1042 void pcie_aspm_pm_state_change(struct pci_dev *pdev)
1044 struct pcie_link_state *link = pdev->link_state;
1046 if (aspm_disabled || !link)
1047 return;
1049 * Devices changed PM state, we should recheck if latency
1050 * meets all functions' requirement
1052 down_read(&pci_bus_sem);
1053 mutex_lock(&aspm_lock);
1054 pcie_update_aspm_capable(link->root);
1055 pcie_config_aspm_path(link);
1056 mutex_unlock(&aspm_lock);
1057 up_read(&pci_bus_sem);
1060 void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
1062 struct pcie_link_state *link = pdev->link_state;
1064 if (aspm_disabled || !link)
1065 return;
1067 if (aspm_policy != POLICY_POWERSAVE &&
1068 aspm_policy != POLICY_POWER_SUPERSAVE)
1069 return;
1071 down_read(&pci_bus_sem);
1072 mutex_lock(&aspm_lock);
1073 pcie_config_aspm_path(link);
1074 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1075 mutex_unlock(&aspm_lock);
1076 up_read(&pci_bus_sem);
1079 static struct pcie_link_state *pcie_aspm_get_link(struct pci_dev *pdev)
1081 struct pci_dev *bridge;
1083 if (!pci_is_pcie(pdev))
1084 return NULL;
1086 bridge = pci_upstream_bridge(pdev);
1087 if (!bridge || !pci_is_pcie(bridge))
1088 return NULL;
1090 return bridge->link_state;
1093 static int __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
1095 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1097 if (!link)
1098 return -EINVAL;
1100 * A driver requested that ASPM be disabled on this device, but
1101 * if we don't have permission to manage ASPM (e.g., on ACPI
1102 * systems we have to observe the FADT ACPI_FADT_NO_ASPM bit and
1103 * the _OSC method), we can't honor that request. Windows has
1104 * a similar mechanism using "PciASPMOptOut", which is also
1105 * ignored in this situation.
1107 if (aspm_disabled) {
1108 pci_warn(pdev, "can't disable ASPM; OS doesn't have ASPM control\n");
1109 return -EPERM;
1112 if (sem)
1113 down_read(&pci_bus_sem);
1114 mutex_lock(&aspm_lock);
1115 if (state & PCIE_LINK_STATE_L0S)
1116 link->aspm_disable |= ASPM_STATE_L0S;
1117 if (state & PCIE_LINK_STATE_L1)
1118 /* L1 PM substates require L1 */
1119 link->aspm_disable |= ASPM_STATE_L1 | ASPM_STATE_L1SS;
1120 if (state & PCIE_LINK_STATE_L1_1)
1121 link->aspm_disable |= ASPM_STATE_L1_1;
1122 if (state & PCIE_LINK_STATE_L1_2)
1123 link->aspm_disable |= ASPM_STATE_L1_2;
1124 if (state & PCIE_LINK_STATE_L1_1_PCIPM)
1125 link->aspm_disable |= ASPM_STATE_L1_1_PCIPM;
1126 if (state & PCIE_LINK_STATE_L1_2_PCIPM)
1127 link->aspm_disable |= ASPM_STATE_L1_2_PCIPM;
1128 pcie_config_aspm_link(link, policy_to_aspm_state(link));
1130 if (state & PCIE_LINK_STATE_CLKPM)
1131 link->clkpm_disable = 1;
1132 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1133 mutex_unlock(&aspm_lock);
1134 if (sem)
1135 up_read(&pci_bus_sem);
1137 return 0;
1140 int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1142 return __pci_disable_link_state(pdev, state, false);
1144 EXPORT_SYMBOL(pci_disable_link_state_locked);
1147 * pci_disable_link_state - Disable device's link state, so the link will
1148 * never enter specific states. Note that if the BIOS didn't grant ASPM
1149 * control to the OS, this does nothing because we can't touch the LNKCTL
1150 * register. Returns 0 or a negative errno.
1152 * @pdev: PCI device
1153 * @state: ASPM link state to disable
1155 int pci_disable_link_state(struct pci_dev *pdev, int state)
1157 return __pci_disable_link_state(pdev, state, true);
1159 EXPORT_SYMBOL(pci_disable_link_state);
1161 static int pcie_aspm_set_policy(const char *val,
1162 const struct kernel_param *kp)
1164 int i;
1165 struct pcie_link_state *link;
1167 if (aspm_disabled)
1168 return -EPERM;
1169 i = sysfs_match_string(policy_str, val);
1170 if (i < 0)
1171 return i;
1172 if (i == aspm_policy)
1173 return 0;
1175 down_read(&pci_bus_sem);
1176 mutex_lock(&aspm_lock);
1177 aspm_policy = i;
1178 list_for_each_entry(link, &link_list, sibling) {
1179 pcie_config_aspm_link(link, policy_to_aspm_state(link));
1180 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1182 mutex_unlock(&aspm_lock);
1183 up_read(&pci_bus_sem);
1184 return 0;
1187 static int pcie_aspm_get_policy(char *buffer, const struct kernel_param *kp)
1189 int i, cnt = 0;
1190 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
1191 if (i == aspm_policy)
1192 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
1193 else
1194 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
1195 return cnt;
1198 module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
1199 NULL, 0644);
1202 * pcie_aspm_enabled - Check if PCIe ASPM has been enabled for a device.
1203 * @pdev: Target device.
1205 * Relies on the upstream bridge's link_state being valid. The link_state
1206 * is deallocated only when the last child of the bridge (i.e., @pdev or a
1207 * sibling) is removed, and the caller should be holding a reference to
1208 * @pdev, so this should be safe.
1210 bool pcie_aspm_enabled(struct pci_dev *pdev)
1212 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1214 if (!link)
1215 return false;
1217 return link->aspm_enabled;
1219 EXPORT_SYMBOL_GPL(pcie_aspm_enabled);
1221 static ssize_t aspm_attr_show_common(struct device *dev,
1222 struct device_attribute *attr,
1223 char *buf, u8 state)
1225 struct pci_dev *pdev = to_pci_dev(dev);
1226 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1228 return sprintf(buf, "%d\n", (link->aspm_enabled & state) ? 1 : 0);
1231 static ssize_t aspm_attr_store_common(struct device *dev,
1232 struct device_attribute *attr,
1233 const char *buf, size_t len, u8 state)
1235 struct pci_dev *pdev = to_pci_dev(dev);
1236 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1237 bool state_enable;
1239 if (strtobool(buf, &state_enable) < 0)
1240 return -EINVAL;
1242 down_read(&pci_bus_sem);
1243 mutex_lock(&aspm_lock);
1245 if (state_enable) {
1246 link->aspm_disable &= ~state;
1247 /* need to enable L1 for substates */
1248 if (state & ASPM_STATE_L1SS)
1249 link->aspm_disable &= ~ASPM_STATE_L1;
1250 } else {
1251 link->aspm_disable |= state;
1254 pcie_config_aspm_link(link, policy_to_aspm_state(link));
1256 mutex_unlock(&aspm_lock);
1257 up_read(&pci_bus_sem);
1259 return len;
1262 #define ASPM_ATTR(_f, _s) \
1263 static ssize_t _f##_show(struct device *dev, \
1264 struct device_attribute *attr, char *buf) \
1265 { return aspm_attr_show_common(dev, attr, buf, ASPM_STATE_##_s); } \
1267 static ssize_t _f##_store(struct device *dev, \
1268 struct device_attribute *attr, \
1269 const char *buf, size_t len) \
1270 { return aspm_attr_store_common(dev, attr, buf, len, ASPM_STATE_##_s); }
1272 ASPM_ATTR(l0s_aspm, L0S)
1273 ASPM_ATTR(l1_aspm, L1)
1274 ASPM_ATTR(l1_1_aspm, L1_1)
1275 ASPM_ATTR(l1_2_aspm, L1_2)
1276 ASPM_ATTR(l1_1_pcipm, L1_1_PCIPM)
1277 ASPM_ATTR(l1_2_pcipm, L1_2_PCIPM)
1279 static ssize_t clkpm_show(struct device *dev,
1280 struct device_attribute *attr, char *buf)
1282 struct pci_dev *pdev = to_pci_dev(dev);
1283 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1285 return sprintf(buf, "%d\n", link->clkpm_enabled);
1288 static ssize_t clkpm_store(struct device *dev,
1289 struct device_attribute *attr,
1290 const char *buf, size_t len)
1292 struct pci_dev *pdev = to_pci_dev(dev);
1293 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1294 bool state_enable;
1296 if (strtobool(buf, &state_enable) < 0)
1297 return -EINVAL;
1299 down_read(&pci_bus_sem);
1300 mutex_lock(&aspm_lock);
1302 link->clkpm_disable = !state_enable;
1303 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1305 mutex_unlock(&aspm_lock);
1306 up_read(&pci_bus_sem);
1308 return len;
1311 static DEVICE_ATTR_RW(clkpm);
1312 static DEVICE_ATTR_RW(l0s_aspm);
1313 static DEVICE_ATTR_RW(l1_aspm);
1314 static DEVICE_ATTR_RW(l1_1_aspm);
1315 static DEVICE_ATTR_RW(l1_2_aspm);
1316 static DEVICE_ATTR_RW(l1_1_pcipm);
1317 static DEVICE_ATTR_RW(l1_2_pcipm);
1319 static struct attribute *aspm_ctrl_attrs[] = {
1320 &dev_attr_clkpm.attr,
1321 &dev_attr_l0s_aspm.attr,
1322 &dev_attr_l1_aspm.attr,
1323 &dev_attr_l1_1_aspm.attr,
1324 &dev_attr_l1_2_aspm.attr,
1325 &dev_attr_l1_1_pcipm.attr,
1326 &dev_attr_l1_2_pcipm.attr,
1327 NULL
1330 static umode_t aspm_ctrl_attrs_are_visible(struct kobject *kobj,
1331 struct attribute *a, int n)
1333 struct device *dev = kobj_to_dev(kobj);
1334 struct pci_dev *pdev = to_pci_dev(dev);
1335 struct pcie_link_state *link = pcie_aspm_get_link(pdev);
1336 static const u8 aspm_state_map[] = {
1337 ASPM_STATE_L0S,
1338 ASPM_STATE_L1,
1339 ASPM_STATE_L1_1,
1340 ASPM_STATE_L1_2,
1341 ASPM_STATE_L1_1_PCIPM,
1342 ASPM_STATE_L1_2_PCIPM,
1345 if (aspm_disabled || !link)
1346 return 0;
1348 if (n == 0)
1349 return link->clkpm_capable ? a->mode : 0;
1351 return link->aspm_capable & aspm_state_map[n - 1] ? a->mode : 0;
1354 const struct attribute_group aspm_ctrl_attr_group = {
1355 .name = "link",
1356 .attrs = aspm_ctrl_attrs,
1357 .is_visible = aspm_ctrl_attrs_are_visible,
1360 static int __init pcie_aspm_disable(char *str)
1362 if (!strcmp(str, "off")) {
1363 aspm_policy = POLICY_DEFAULT;
1364 aspm_disabled = 1;
1365 aspm_support_enabled = false;
1366 printk(KERN_INFO "PCIe ASPM is disabled\n");
1367 } else if (!strcmp(str, "force")) {
1368 aspm_force = 1;
1369 printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
1371 return 1;
1374 __setup("pcie_aspm=", pcie_aspm_disable);
1376 void pcie_no_aspm(void)
1379 * Disabling ASPM is intended to prevent the kernel from modifying
1380 * existing hardware state, not to clear existing state. To that end:
1381 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
1382 * (b) prevent userspace from changing policy
1384 if (!aspm_force) {
1385 aspm_policy = POLICY_DEFAULT;
1386 aspm_disabled = 1;
1390 bool pcie_aspm_support_enabled(void)
1392 return aspm_support_enabled;
1394 EXPORT_SYMBOL(pcie_aspm_support_enabled);