1 // SPDX-License-Identifier: GPL-2.0
3 * drivers/char/watchdog/davinci_wdt.c
5 * Watchdog driver for DaVinci DM644x/DM646x processors
7 * Copyright (C) 2006-2013 Texas Instruments.
9 * 2007 (c) MontaVista Software, Inc.
12 #include <linux/module.h>
13 #include <linux/moduleparam.h>
14 #include <linux/mod_devicetable.h>
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/watchdog.h>
18 #include <linux/platform_device.h>
20 #include <linux/device.h>
21 #include <linux/clk.h>
22 #include <linux/err.h>
24 #define MODULE_NAME "DAVINCI-WDT: "
26 #define DEFAULT_HEARTBEAT 60
27 #define MAX_HEARTBEAT 600 /* really the max margin is 264/27MHz*/
29 /* Timer register set definition */
40 /* TCR bit definitions */
41 #define ENAMODE12_DISABLED (0 << 6)
42 #define ENAMODE12_ONESHOT (1 << 6)
43 #define ENAMODE12_PERIODIC (2 << 6)
45 /* TGCR bit definitions */
46 #define TIM12RS_UNRESET (1 << 0)
47 #define TIM34RS_UNRESET (1 << 1)
48 #define TIMMODE_64BIT_WDOG (2 << 2)
50 /* WDTCR bit definitions */
51 #define WDEN (1 << 14)
52 #define WDFLAG (1 << 15)
53 #define WDKEY_SEQ0 (0xa5c6 << 16)
54 #define WDKEY_SEQ1 (0xda7e << 16)
59 * struct to hold data for each WDT device
60 * @base - base io address of WD device
61 * @clk - source clock of WDT
62 * @wdd - hold watchdog device as is in WDT core
64 struct davinci_wdt_device
{
67 struct watchdog_device wdd
;
70 static int davinci_wdt_start(struct watchdog_device
*wdd
)
74 unsigned long wdt_freq
;
75 struct davinci_wdt_device
*davinci_wdt
= watchdog_get_drvdata(wdd
);
77 wdt_freq
= clk_get_rate(davinci_wdt
->clk
);
79 /* disable, internal clock source */
80 iowrite32(0, davinci_wdt
->base
+ TCR
);
81 /* reset timer, set mode to 64-bit watchdog, and unreset */
82 iowrite32(0, davinci_wdt
->base
+ TGCR
);
83 tgcr
= TIMMODE_64BIT_WDOG
| TIM12RS_UNRESET
| TIM34RS_UNRESET
;
84 iowrite32(tgcr
, davinci_wdt
->base
+ TGCR
);
85 /* clear counter regs */
86 iowrite32(0, davinci_wdt
->base
+ TIM12
);
87 iowrite32(0, davinci_wdt
->base
+ TIM34
);
88 /* set timeout period */
89 timer_margin
= (((u64
)wdd
->timeout
* wdt_freq
) & 0xffffffff);
90 iowrite32(timer_margin
, davinci_wdt
->base
+ PRD12
);
91 timer_margin
= (((u64
)wdd
->timeout
* wdt_freq
) >> 32);
92 iowrite32(timer_margin
, davinci_wdt
->base
+ PRD34
);
93 /* enable run continuously */
94 iowrite32(ENAMODE12_PERIODIC
, davinci_wdt
->base
+ TCR
);
95 /* Once the WDT is in pre-active state write to
96 * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
97 * write protected (except for the WDKEY field)
99 /* put watchdog in pre-active state */
100 iowrite32(WDKEY_SEQ0
| WDEN
, davinci_wdt
->base
+ WDTCR
);
101 /* put watchdog in active state */
102 iowrite32(WDKEY_SEQ1
| WDEN
, davinci_wdt
->base
+ WDTCR
);
106 static int davinci_wdt_ping(struct watchdog_device
*wdd
)
108 struct davinci_wdt_device
*davinci_wdt
= watchdog_get_drvdata(wdd
);
110 /* put watchdog in service state */
111 iowrite32(WDKEY_SEQ0
, davinci_wdt
->base
+ WDTCR
);
112 /* put watchdog in active state */
113 iowrite32(WDKEY_SEQ1
, davinci_wdt
->base
+ WDTCR
);
117 static unsigned int davinci_wdt_get_timeleft(struct watchdog_device
*wdd
)
122 struct davinci_wdt_device
*davinci_wdt
= watchdog_get_drvdata(wdd
);
124 /* if timeout has occured then return 0 */
125 val
= ioread32(davinci_wdt
->base
+ WDTCR
);
129 freq
= clk_get_rate(davinci_wdt
->clk
);
134 timer_counter
= ioread32(davinci_wdt
->base
+ TIM12
);
135 timer_counter
|= ((u64
)ioread32(davinci_wdt
->base
+ TIM34
) << 32);
137 do_div(timer_counter
, freq
);
139 return wdd
->timeout
- timer_counter
;
142 static int davinci_wdt_restart(struct watchdog_device
*wdd
,
143 unsigned long action
, void *data
)
145 struct davinci_wdt_device
*davinci_wdt
= watchdog_get_drvdata(wdd
);
148 /* disable, internal clock source */
149 iowrite32(0, davinci_wdt
->base
+ TCR
);
151 /* reset timer, set mode to 64-bit watchdog, and unreset */
153 iowrite32(tgcr
, davinci_wdt
->base
+ TGCR
);
154 tgcr
= TIMMODE_64BIT_WDOG
| TIM12RS_UNRESET
| TIM34RS_UNRESET
;
155 iowrite32(tgcr
, davinci_wdt
->base
+ TGCR
);
157 /* clear counter and period regs */
158 iowrite32(0, davinci_wdt
->base
+ TIM12
);
159 iowrite32(0, davinci_wdt
->base
+ TIM34
);
160 iowrite32(0, davinci_wdt
->base
+ PRD12
);
161 iowrite32(0, davinci_wdt
->base
+ PRD34
);
163 /* put watchdog in pre-active state */
164 wdtcr
= WDKEY_SEQ0
| WDEN
;
165 iowrite32(wdtcr
, davinci_wdt
->base
+ WDTCR
);
167 /* put watchdog in active state */
168 wdtcr
= WDKEY_SEQ1
| WDEN
;
169 iowrite32(wdtcr
, davinci_wdt
->base
+ WDTCR
);
171 /* write an invalid value to the WDKEY field to trigger a restart */
173 iowrite32(wdtcr
, davinci_wdt
->base
+ WDTCR
);
178 static const struct watchdog_info davinci_wdt_info
= {
179 .options
= WDIOF_KEEPALIVEPING
,
180 .identity
= "DaVinci/Keystone Watchdog",
183 static const struct watchdog_ops davinci_wdt_ops
= {
184 .owner
= THIS_MODULE
,
185 .start
= davinci_wdt_start
,
186 .stop
= davinci_wdt_ping
,
187 .ping
= davinci_wdt_ping
,
188 .get_timeleft
= davinci_wdt_get_timeleft
,
189 .restart
= davinci_wdt_restart
,
192 static void davinci_clk_disable_unprepare(void *data
)
194 clk_disable_unprepare(data
);
197 static int davinci_wdt_probe(struct platform_device
*pdev
)
200 struct device
*dev
= &pdev
->dev
;
201 struct watchdog_device
*wdd
;
202 struct davinci_wdt_device
*davinci_wdt
;
204 davinci_wdt
= devm_kzalloc(dev
, sizeof(*davinci_wdt
), GFP_KERNEL
);
208 davinci_wdt
->clk
= devm_clk_get(dev
, NULL
);
210 if (IS_ERR(davinci_wdt
->clk
)) {
211 if (PTR_ERR(davinci_wdt
->clk
) != -EPROBE_DEFER
)
212 dev_err(dev
, "failed to get clock node\n");
213 return PTR_ERR(davinci_wdt
->clk
);
216 ret
= clk_prepare_enable(davinci_wdt
->clk
);
218 dev_err(dev
, "failed to prepare clock\n");
221 ret
= devm_add_action_or_reset(dev
, davinci_clk_disable_unprepare
,
226 platform_set_drvdata(pdev
, davinci_wdt
);
228 wdd
= &davinci_wdt
->wdd
;
229 wdd
->info
= &davinci_wdt_info
;
230 wdd
->ops
= &davinci_wdt_ops
;
231 wdd
->min_timeout
= 1;
232 wdd
->max_timeout
= MAX_HEARTBEAT
;
233 wdd
->timeout
= DEFAULT_HEARTBEAT
;
236 watchdog_init_timeout(wdd
, heartbeat
, dev
);
238 dev_info(dev
, "heartbeat %d sec\n", wdd
->timeout
);
240 watchdog_set_drvdata(wdd
, davinci_wdt
);
241 watchdog_set_nowayout(wdd
, 1);
242 watchdog_set_restart_priority(wdd
, 128);
244 davinci_wdt
->base
= devm_platform_ioremap_resource(pdev
, 0);
245 if (IS_ERR(davinci_wdt
->base
))
246 return PTR_ERR(davinci_wdt
->base
);
248 return devm_watchdog_register_device(dev
, wdd
);
251 static const struct of_device_id davinci_wdt_of_match
[] = {
252 { .compatible
= "ti,davinci-wdt", },
255 MODULE_DEVICE_TABLE(of
, davinci_wdt_of_match
);
257 static struct platform_driver platform_wdt_driver
= {
259 .name
= "davinci-wdt",
260 .of_match_table
= davinci_wdt_of_match
,
262 .probe
= davinci_wdt_probe
,
265 module_platform_driver(platform_wdt_driver
);
267 MODULE_AUTHOR("Texas Instruments");
268 MODULE_DESCRIPTION("DaVinci Watchdog Driver");
270 module_param(heartbeat
, int, 0);
271 MODULE_PARM_DESC(heartbeat
,
272 "Watchdog heartbeat period in seconds from 1 to "
273 __MODULE_STRING(MAX_HEARTBEAT
) ", default "
274 __MODULE_STRING(DEFAULT_HEARTBEAT
));
276 MODULE_LICENSE("GPL");
277 MODULE_ALIAS("platform:davinci-wdt");