usb: dwc3: keystone: drop dma_mask configuration
[linux/fpc-iii.git] / drivers / dma / mv_xor.h
blob5d14e4b216920f6146a92661e55fb2aa0eb44ab4
1 /*
2 * Copyright (C) 2007, 2008, Marvell International Ltd.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * for more details.
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software Foundation,
15 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 #ifndef MV_XOR_H
19 #define MV_XOR_H
21 #include <linux/types.h>
22 #include <linux/io.h>
23 #include <linux/dmaengine.h>
24 #include <linux/interrupt.h>
26 #define USE_TIMER
27 #define MV_XOR_POOL_SIZE PAGE_SIZE
28 #define MV_XOR_SLOT_SIZE 64
29 #define MV_XOR_THRESHOLD 1
30 #define MV_XOR_MAX_CHANNELS 2
32 /* Values for the XOR_CONFIG register */
33 #define XOR_OPERATION_MODE_XOR 0
34 #define XOR_OPERATION_MODE_MEMCPY 2
35 #define XOR_DESCRIPTOR_SWAP BIT(14)
36 #define XOR_DESC_SUCCESS 0x40000000
38 #define XOR_CURR_DESC(chan) (chan->mmr_high_base + 0x10 + (chan->idx * 4))
39 #define XOR_NEXT_DESC(chan) (chan->mmr_high_base + 0x00 + (chan->idx * 4))
40 #define XOR_BYTE_COUNT(chan) (chan->mmr_high_base + 0x20 + (chan->idx * 4))
41 #define XOR_DEST_POINTER(chan) (chan->mmr_high_base + 0xB0 + (chan->idx * 4))
42 #define XOR_BLOCK_SIZE(chan) (chan->mmr_high_base + 0xC0 + (chan->idx * 4))
43 #define XOR_INIT_VALUE_LOW(chan) (chan->mmr_high_base + 0xE0)
44 #define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_high_base + 0xE4)
46 #define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
47 #define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
48 #define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
49 #define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
50 #define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
51 #define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
52 #define XOR_INTR_MASK_VALUE 0x3F5
54 #define WINDOW_BASE(w) (0x50 + ((w) << 2))
55 #define WINDOW_SIZE(w) (0x70 + ((w) << 2))
56 #define WINDOW_REMAP_HIGH(w) (0x90 + ((w) << 2))
57 #define WINDOW_BAR_ENABLE(chan) (0x40 + ((chan) << 2))
58 #define WINDOW_OVERRIDE_CTRL(chan) (0xA0 + ((chan) << 2))
60 struct mv_xor_device {
61 void __iomem *xor_base;
62 void __iomem *xor_high_base;
63 struct clk *clk;
64 struct mv_xor_chan *channels[MV_XOR_MAX_CHANNELS];
67 /**
68 * struct mv_xor_chan - internal representation of a XOR channel
69 * @pending: allows batching of hardware operations
70 * @lock: serializes enqueue/dequeue operations to the descriptors pool
71 * @mmr_base: memory mapped register base
72 * @idx: the index of the xor channel
73 * @chain: device chain view of the descriptors
74 * @completed_slots: slots completed by HW but still need to be acked
75 * @device: parent device
76 * @common: common dmaengine channel object members
77 * @last_used: place holder for allocation to continue from where it left off
78 * @all_slots: complete domain of slots usable by the channel
79 * @slots_allocated: records the actual size of the descriptor slot pool
80 * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
82 struct mv_xor_chan {
83 int pending;
84 spinlock_t lock; /* protects the descriptor slot pool */
85 void __iomem *mmr_base;
86 void __iomem *mmr_high_base;
87 unsigned int idx;
88 int irq;
89 enum dma_transaction_type current_type;
90 struct list_head chain;
91 struct list_head completed_slots;
92 dma_addr_t dma_desc_pool;
93 void *dma_desc_pool_virt;
94 size_t pool_size;
95 struct dma_device dmadev;
96 struct dma_chan dmachan;
97 struct mv_xor_desc_slot *last_used;
98 struct list_head all_slots;
99 int slots_allocated;
100 struct tasklet_struct irq_tasklet;
101 #ifdef USE_TIMER
102 unsigned long cleanup_time;
103 u32 current_on_last_cleanup;
104 #endif
108 * struct mv_xor_desc_slot - software descriptor
109 * @slot_node: node on the mv_xor_chan.all_slots list
110 * @chain_node: node on the mv_xor_chan.chain list
111 * @completed_node: node on the mv_xor_chan.completed_slots list
112 * @hw_desc: virtual address of the hardware descriptor chain
113 * @phys: hardware address of the hardware descriptor chain
114 * @group_head: first operation in a transaction
115 * @slot_cnt: total slots used in an transaction (group of operations)
116 * @slots_per_op: number of slots per operation
117 * @idx: pool index
118 * @unmap_src_cnt: number of xor sources
119 * @unmap_len: transaction bytecount
120 * @tx_list: list of slots that make up a multi-descriptor transaction
121 * @async_tx: support for the async_tx api
122 * @xor_check_result: result of zero sum
123 * @crc32_result: result crc calculation
125 struct mv_xor_desc_slot {
126 struct list_head slot_node;
127 struct list_head chain_node;
128 struct list_head completed_node;
129 enum dma_transaction_type type;
130 void *hw_desc;
131 struct mv_xor_desc_slot *group_head;
132 u16 slot_cnt;
133 u16 slots_per_op;
134 u16 idx;
135 u16 unmap_src_cnt;
136 u32 value;
137 size_t unmap_len;
138 struct list_head tx_list;
139 struct dma_async_tx_descriptor async_tx;
140 union {
141 u32 *xor_check_result;
142 u32 *crc32_result;
144 #ifdef USE_TIMER
145 unsigned long arrival_time;
146 struct timer_list timeout;
147 #endif
151 * This structure describes XOR descriptor size 64bytes. The
152 * mv_phy_src_idx() macro must be used when indexing the values of the
153 * phy_src_addr[] array. This is due to the fact that the 'descriptor
154 * swap' feature, used on big endian systems, swaps descriptors data
155 * within blocks of 8 bytes. So two consecutive values of the
156 * phy_src_addr[] array are actually swapped in big-endian, which
157 * explains the different mv_phy_src_idx() implementation.
159 #if defined(__LITTLE_ENDIAN)
160 struct mv_xor_desc {
161 u32 status; /* descriptor execution status */
162 u32 crc32_result; /* result of CRC-32 calculation */
163 u32 desc_command; /* type of operation to be carried out */
164 u32 phy_next_desc; /* next descriptor address pointer */
165 u32 byte_count; /* size of src/dst blocks in bytes */
166 u32 phy_dest_addr; /* destination block address */
167 u32 phy_src_addr[8]; /* source block addresses */
168 u32 reserved0;
169 u32 reserved1;
171 #define mv_phy_src_idx(src_idx) (src_idx)
172 #else
173 struct mv_xor_desc {
174 u32 crc32_result; /* result of CRC-32 calculation */
175 u32 status; /* descriptor execution status */
176 u32 phy_next_desc; /* next descriptor address pointer */
177 u32 desc_command; /* type of operation to be carried out */
178 u32 phy_dest_addr; /* destination block address */
179 u32 byte_count; /* size of src/dst blocks in bytes */
180 u32 phy_src_addr[8]; /* source block addresses */
181 u32 reserved1;
182 u32 reserved0;
184 #define mv_phy_src_idx(src_idx) (src_idx ^ 1)
185 #endif
187 #define to_mv_sw_desc(addr_hw_desc) \
188 container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
190 #define mv_hw_desc_slot_idx(hw_desc, idx) \
191 ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
193 #define MV_XOR_MIN_BYTE_COUNT (128)
194 #define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
195 #define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
198 #endif