x86, efi: Set runtime_version to the EFI spec revision
[linux/fpc-iii.git] / arch / arm / mach-exynos / hotplug.c
blobc3f825b279473447ebbb06fb0fc4c2ab168b6987
1 /* linux arch/arm/mach-exynos4/hotplug.c
3 * Cloned from linux/arch/arm/mach-realview/hotplug.c
5 * Copyright (C) 2002 ARM Ltd.
6 * All Rights Reserved
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/kernel.h>
14 #include <linux/errno.h>
15 #include <linux/smp.h>
16 #include <linux/io.h>
18 #include <asm/cacheflush.h>
19 #include <asm/cp15.h>
20 #include <asm/smp_plat.h>
22 #include <mach/regs-pmu.h>
23 #include <plat/cpu.h>
25 #include "common.h"
27 static inline void cpu_enter_lowpower_a9(void)
29 unsigned int v;
31 flush_cache_all();
32 asm volatile(
33 " mcr p15, 0, %1, c7, c5, 0\n"
34 " mcr p15, 0, %1, c7, c10, 4\n"
36 * Turn off coherency
38 " mrc p15, 0, %0, c1, c0, 1\n"
39 " bic %0, %0, %3\n"
40 " mcr p15, 0, %0, c1, c0, 1\n"
41 " mrc p15, 0, %0, c1, c0, 0\n"
42 " bic %0, %0, %2\n"
43 " mcr p15, 0, %0, c1, c0, 0\n"
44 : "=&r" (v)
45 : "r" (0), "Ir" (CR_C), "Ir" (0x40)
46 : "cc");
49 static inline void cpu_enter_lowpower_a15(void)
51 unsigned int v;
53 asm volatile(
54 " mrc p15, 0, %0, c1, c0, 0\n"
55 " bic %0, %0, %1\n"
56 " mcr p15, 0, %0, c1, c0, 0\n"
57 : "=&r" (v)
58 : "Ir" (CR_C)
59 : "cc");
61 flush_cache_louis();
63 asm volatile(
65 * Turn off coherency
67 " mrc p15, 0, %0, c1, c0, 1\n"
68 " bic %0, %0, %1\n"
69 " mcr p15, 0, %0, c1, c0, 1\n"
70 : "=&r" (v)
71 : "Ir" (0x40)
72 : "cc");
74 isb();
75 dsb();
78 static inline void cpu_leave_lowpower(void)
80 unsigned int v;
82 asm volatile(
83 "mrc p15, 0, %0, c1, c0, 0\n"
84 " orr %0, %0, %1\n"
85 " mcr p15, 0, %0, c1, c0, 0\n"
86 " mrc p15, 0, %0, c1, c0, 1\n"
87 " orr %0, %0, %2\n"
88 " mcr p15, 0, %0, c1, c0, 1\n"
89 : "=&r" (v)
90 : "Ir" (CR_C), "Ir" (0x40)
91 : "cc");
94 static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
96 for (;;) {
98 /* make cpu1 to be turned off at next WFI command */
99 if (cpu == 1)
100 __raw_writel(0, S5P_ARM_CORE1_CONFIGURATION);
103 * here's the WFI
105 asm(".word 0xe320f003\n"
108 : "memory", "cc");
110 if (pen_release == cpu_logical_map(cpu)) {
112 * OK, proper wakeup, we're done
114 break;
118 * Getting here, means that we have come out of WFI without
119 * having been woken up - this shouldn't happen
121 * Just note it happening - when we're woken, we can report
122 * its occurrence.
124 (*spurious)++;
129 * platform-specific code to shutdown a CPU
131 * Called with IRQs disabled
133 void __ref exynos_cpu_die(unsigned int cpu)
135 int spurious = 0;
136 int primary_part = 0;
139 * we're ready for shutdown now, so do it.
140 * Exynos4 is A9 based while Exynos5 is A15; check the CPU part
141 * number by reading the Main ID register and then perform the
142 * appropriate sequence for entering low power.
144 asm("mrc p15, 0, %0, c0, c0, 0" : "=r"(primary_part) : : "cc");
145 if ((primary_part & 0xfff0) == 0xc0f0)
146 cpu_enter_lowpower_a15();
147 else
148 cpu_enter_lowpower_a9();
150 platform_do_lowpower(cpu, &spurious);
153 * bring this CPU back into the world of cache
154 * coherency, and then restore interrupts
156 cpu_leave_lowpower();
158 if (spurious)
159 pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);