x86, efi: Set runtime_version to the EFI spec revision
[linux/fpc-iii.git] / arch / arm / mach-mmp / mmp2.c
blob3a3768c7a19181992c1e9bac41ec3059c82eb2d2
1 /*
2 * linux/arch/arm/mach-mmp/mmp2.c
4 * code name MMP2
6 * Copyright (C) 2009 Marvell International Ltd.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/io.h>
16 #include <linux/platform_device.h>
18 #include <asm/hardware/cache-tauros2.h>
20 #include <asm/mach/time.h>
21 #include <mach/addr-map.h>
22 #include <mach/regs-apbc.h>
23 #include <mach/cputype.h>
24 #include <mach/irqs.h>
25 #include <mach/dma.h>
26 #include <mach/mfp.h>
27 #include <mach/devices.h>
28 #include <mach/mmp2.h>
30 #include "common.h"
32 #define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
34 static struct mfp_addr_map mmp2_addr_map[] __initdata = {
36 MFP_ADDR_X(GPIO0, GPIO58, 0x54),
37 MFP_ADDR_X(GPIO59, GPIO73, 0x280),
38 MFP_ADDR_X(GPIO74, GPIO101, 0x170),
40 MFP_ADDR(GPIO102, 0x0),
41 MFP_ADDR(GPIO103, 0x4),
42 MFP_ADDR(GPIO104, 0x1fc),
43 MFP_ADDR(GPIO105, 0x1f8),
44 MFP_ADDR(GPIO106, 0x1f4),
45 MFP_ADDR(GPIO107, 0x1f0),
46 MFP_ADDR(GPIO108, 0x21c),
47 MFP_ADDR(GPIO109, 0x218),
48 MFP_ADDR(GPIO110, 0x214),
49 MFP_ADDR(GPIO111, 0x200),
50 MFP_ADDR(GPIO112, 0x244),
51 MFP_ADDR(GPIO113, 0x25c),
52 MFP_ADDR(GPIO114, 0x164),
53 MFP_ADDR_X(GPIO115, GPIO122, 0x260),
55 MFP_ADDR(GPIO123, 0x148),
56 MFP_ADDR_X(GPIO124, GPIO141, 0xc),
58 MFP_ADDR(GPIO142, 0x8),
59 MFP_ADDR_X(GPIO143, GPIO151, 0x220),
60 MFP_ADDR_X(GPIO152, GPIO153, 0x248),
61 MFP_ADDR_X(GPIO154, GPIO155, 0x254),
62 MFP_ADDR_X(GPIO156, GPIO159, 0x14c),
64 MFP_ADDR(GPIO160, 0x250),
65 MFP_ADDR(GPIO161, 0x210),
66 MFP_ADDR(GPIO162, 0x20c),
67 MFP_ADDR(GPIO163, 0x208),
68 MFP_ADDR(GPIO164, 0x204),
69 MFP_ADDR(GPIO165, 0x1ec),
70 MFP_ADDR(GPIO166, 0x1e8),
71 MFP_ADDR(GPIO167, 0x1e4),
72 MFP_ADDR(GPIO168, 0x1e0),
74 MFP_ADDR_X(TWSI1_SCL, TWSI1_SDA, 0x140),
75 MFP_ADDR_X(TWSI4_SCL, TWSI4_SDA, 0x2bc),
77 MFP_ADDR(PMIC_INT, 0x2c4),
78 MFP_ADDR(CLK_REQ, 0x160),
80 MFP_ADDR_END,
83 void mmp2_clear_pmic_int(void)
85 void __iomem *mfpr_pmic;
86 unsigned long data;
88 mfpr_pmic = APB_VIRT_BASE + 0x1e000 + 0x2c4;
89 data = __raw_readl(mfpr_pmic);
90 __raw_writel(data | (1 << 6), mfpr_pmic);
91 __raw_writel(data, mfpr_pmic);
94 void __init mmp2_init_irq(void)
96 mmp2_init_icu();
99 static int __init mmp2_init(void)
101 if (cpu_is_mmp2()) {
102 #ifdef CONFIG_CACHE_TAUROS2
103 tauros2_init(0);
104 #endif
105 mfp_init_base(MFPR_VIRT_BASE);
106 mfp_init_addr(mmp2_addr_map);
107 pxa_init_dma(IRQ_MMP2_DMA_RIQ, 16);
108 mmp2_clk_init();
111 return 0;
113 postcore_initcall(mmp2_init);
115 #define APBC_TIMERS APBC_REG(0x024)
117 static void __init mmp2_timer_init(void)
119 unsigned long clk_rst;
121 __raw_writel(APBC_APBCLK | APBC_RST, APBC_TIMERS);
124 * enable bus/functional clock, enable 6.5MHz (divider 4),
125 * release reset
127 clk_rst = APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(1);
128 __raw_writel(clk_rst, APBC_TIMERS);
130 timer_init(IRQ_MMP2_TIMER1);
133 struct sys_timer mmp2_timer = {
134 .init = mmp2_timer_init,
137 /* on-chip devices */
138 MMP2_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4030000, 0x30, 4, 5);
139 MMP2_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4017000, 0x30, 20, 21);
140 MMP2_DEVICE(uart3, "pxa2xx-uart", 2, UART3, 0xd4018000, 0x30, 22, 23);
141 MMP2_DEVICE(uart4, "pxa2xx-uart", 3, UART4, 0xd4016000, 0x30, 18, 19);
142 MMP2_DEVICE(twsi1, "pxa2xx-i2c", 0, TWSI1, 0xd4011000, 0x70);
143 MMP2_DEVICE(twsi2, "pxa2xx-i2c", 1, TWSI2, 0xd4031000, 0x70);
144 MMP2_DEVICE(twsi3, "pxa2xx-i2c", 2, TWSI3, 0xd4032000, 0x70);
145 MMP2_DEVICE(twsi4, "pxa2xx-i2c", 3, TWSI4, 0xd4033000, 0x70);
146 MMP2_DEVICE(twsi5, "pxa2xx-i2c", 4, TWSI5, 0xd4033800, 0x70);
147 MMP2_DEVICE(twsi6, "pxa2xx-i2c", 5, TWSI6, 0xd4034000, 0x70);
148 MMP2_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x100, 28, 29);
149 MMP2_DEVICE(sdh0, "sdhci-pxav3", 0, MMC, 0xd4280000, 0x120);
150 MMP2_DEVICE(sdh1, "sdhci-pxav3", 1, MMC2, 0xd4280800, 0x120);
151 MMP2_DEVICE(sdh2, "sdhci-pxav3", 2, MMC3, 0xd4281000, 0x120);
152 MMP2_DEVICE(sdh3, "sdhci-pxav3", 3, MMC4, 0xd4281800, 0x120);
153 MMP2_DEVICE(asram, "asram", -1, NONE, 0xe0000000, 0x4000);
154 /* 0xd1000000 ~ 0xd101ffff is reserved for secure processor */
155 MMP2_DEVICE(isram, "isram", -1, NONE, 0xd1020000, 0x18000);
157 struct resource mmp2_resource_gpio[] = {
159 .start = 0xd4019000,
160 .end = 0xd4019fff,
161 .flags = IORESOURCE_MEM,
162 }, {
163 .start = IRQ_MMP2_GPIO,
164 .end = IRQ_MMP2_GPIO,
165 .name = "gpio_mux",
166 .flags = IORESOURCE_IRQ,
170 struct platform_device mmp2_device_gpio = {
171 .name = "pxa-gpio",
172 .id = -1,
173 .num_resources = ARRAY_SIZE(mmp2_resource_gpio),
174 .resource = mmp2_resource_gpio,