2 * nVidia Tegra device tree board support
4 * Copyright (C) 2010 Secret Lab Technologies, Ltd.
5 * Copyright (C) 2010 Google, Inc.
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/platform_device.h>
21 #include <linux/serial_8250.h>
22 #include <linux/clk.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/irqdomain.h>
26 #include <linux/of_address.h>
27 #include <linux/of_fdt.h>
28 #include <linux/of_irq.h>
29 #include <linux/of_platform.h>
30 #include <linux/pda_power.h>
31 #include <linux/platform_data/tegra_usb.h>
33 #include <linux/i2c.h>
34 #include <linux/i2c-tegra.h>
35 #include <linux/usb/tegra_usb_phy.h>
37 #include <asm/hardware/gic.h>
38 #include <asm/mach-types.h>
39 #include <asm/mach/arch.h>
40 #include <asm/mach/time.h>
41 #include <asm/setup.h>
48 struct tegra_ehci_platform_data tegra_ehci1_pdata
= {
49 .operating_mode
= TEGRA_USB_OTG
,
50 .power_down_on_bus_suspend
= 1,
54 struct tegra_ulpi_config tegra_ehci2_ulpi_phy_config
= {
59 struct tegra_ehci_platform_data tegra_ehci2_pdata
= {
60 .phy_config
= &tegra_ehci2_ulpi_phy_config
,
61 .operating_mode
= TEGRA_USB_HOST
,
62 .power_down_on_bus_suspend
= 1,
66 struct tegra_ehci_platform_data tegra_ehci3_pdata
= {
67 .operating_mode
= TEGRA_USB_HOST
,
68 .power_down_on_bus_suspend
= 1,
72 struct of_dev_auxdata tegra20_auxdata_lookup
[] __initdata
= {
73 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE
, "sdhci-tegra.0", NULL
),
74 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE
, "sdhci-tegra.1", NULL
),
75 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE
, "sdhci-tegra.2", NULL
),
76 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE
, "sdhci-tegra.3", NULL
),
77 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE
, "tegra-i2c.0", NULL
),
78 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE
, "tegra-i2c.1", NULL
),
79 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE
, "tegra-i2c.2", NULL
),
80 OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE
, "tegra-i2c.3", NULL
),
81 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE
, "tegra20-i2s.0", NULL
),
82 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE
, "tegra20-i2s.1", NULL
),
83 OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE
, "tegra20-das", NULL
),
84 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE
, "tegra-ehci.0",
86 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE
, "tegra-ehci.1",
88 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE
, "tegra-ehci.2",
90 OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE
, "tegra-apbdma", NULL
),
91 OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE
, "tegra-pwm", NULL
),
92 OF_DEV_AUXDATA("nvidia,tegra20-sflash", 0x7000c380, "spi", NULL
),
93 OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D400, "spi_tegra.0", NULL
),
94 OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D600, "spi_tegra.1", NULL
),
95 OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D800, "spi_tegra.2", NULL
),
96 OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000DA00, "spi_tegra.3", NULL
),
97 OF_DEV_AUXDATA("nvidia,tegra20-host1x", 0x50000000, "host1x", NULL
),
98 OF_DEV_AUXDATA("nvidia,tegra20-dc", 0x54200000, "tegradc.0", NULL
),
99 OF_DEV_AUXDATA("nvidia,tegra20-dc", 0x54240000, "tegradc.1", NULL
),
100 OF_DEV_AUXDATA("nvidia,tegra20-hdmi", 0x54280000, "hdmi", NULL
),
101 OF_DEV_AUXDATA("nvidia,tegra20-dsi", 0x54300000, "dsi", NULL
),
102 OF_DEV_AUXDATA("nvidia,tegra20-tvo", 0x542c0000, "tvo", NULL
),
106 static __initdata
struct tegra_clk_init_table tegra_dt_clk_init_table
[] = {
107 /* name parent rate enabled */
108 { "uarta", "pll_p", 216000000, true },
109 { "uartd", "pll_p", 216000000, true },
110 { "usbd", "clk_m", 12000000, false },
111 { "usb2", "clk_m", 12000000, false },
112 { "usb3", "clk_m", 12000000, false },
113 { "pll_a", "pll_p_out1", 56448000, true },
114 { "pll_a_out0", "pll_a", 11289600, true },
115 { "cdev1", NULL
, 0, true },
116 { "blink", "clk_32k", 32768, true },
117 { "i2s1", "pll_a_out0", 11289600, false},
118 { "i2s2", "pll_a_out0", 11289600, false},
119 { "sdmmc1", "pll_p", 48000000, false},
120 { "sdmmc3", "pll_p", 48000000, false},
121 { "sdmmc4", "pll_p", 48000000, false},
122 { "spi", "pll_p", 20000000, false },
123 { "sbc1", "pll_p", 100000000, false },
124 { "sbc2", "pll_p", 100000000, false },
125 { "sbc3", "pll_p", 100000000, false },
126 { "sbc4", "pll_p", 100000000, false },
127 { "host1x", "pll_c", 150000000, false },
128 { "disp1", "pll_p", 600000000, false },
129 { "disp2", "pll_p", 600000000, false },
133 static void __init
tegra_dt_init(void)
135 tegra_clk_init_from_table(tegra_dt_clk_init_table
);
138 * Finished with the static registrations now; fill in the missing
141 of_platform_populate(NULL
, of_default_bus_match_table
,
142 tegra20_auxdata_lookup
, NULL
);
145 static void __init
trimslice_init(void)
147 #ifdef CONFIG_TEGRA_PCI
150 ret
= tegra_pcie_init(true, true);
152 pr_err("tegra_pci_init() failed: %d\n", ret
);
156 static void __init
harmony_init(void)
158 #ifdef CONFIG_TEGRA_PCI
161 ret
= harmony_pcie_init();
163 pr_err("harmony_pcie_init() failed: %d\n", ret
);
167 static void __init
paz00_init(void)
169 tegra_paz00_wifikill_init();
175 } board_init_funcs
[] = {
176 { "compulab,trimslice", trimslice_init
},
177 { "nvidia,harmony", harmony_init
},
178 { "compal,paz00", paz00_init
},
181 static void __init
tegra_dt_init_late(void)
187 for (i
= 0; i
< ARRAY_SIZE(board_init_funcs
); i
++) {
188 if (of_machine_is_compatible(board_init_funcs
[i
].machine
)) {
189 board_init_funcs
[i
].init();
195 static const char *tegra20_dt_board_compat
[] = {
200 DT_MACHINE_START(TEGRA_DT
, "nVidia Tegra20 (Flattened Device Tree)")
201 .map_io
= tegra_map_common_io
,
202 .smp
= smp_ops(tegra_smp_ops
),
203 .init_early
= tegra20_init_early
,
204 .init_irq
= tegra_dt_init_irq
,
205 .handle_irq
= gic_handle_irq
,
206 .timer
= &tegra_sys_timer
,
207 .init_machine
= tegra_dt_init
,
208 .init_late
= tegra_dt_init_late
,
209 .restart
= tegra_assert_system_reset
,
210 .dt_compat
= tegra20_dt_board_compat
,