2 * arch/arm/mach-tegra/fuse.c
4 * Copyright (C) 2010 Google, Inc.
7 * Colin Cross <ccross@android.com>
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 #include <linux/kernel.h>
22 #include <linux/export.h>
28 #define FUSE_UID_LOW 0x108
29 #define FUSE_UID_HIGH 0x10c
30 #define FUSE_SKU_INFO 0x110
32 #define TEGRA20_FUSE_SPARE_BIT 0x200
33 #define TEGRA30_FUSE_SPARE_BIT 0x244
36 int tegra_cpu_process_id
;
37 int tegra_core_process_id
;
39 int tegra_cpu_speedo_id
; /* only exist in Tegra30 and later */
40 int tegra_soc_speedo_id
;
41 enum tegra_revision tegra_revision
;
43 static int tegra_fuse_spare_bit
;
44 static void (*tegra_init_speedo_data
)(void);
46 /* The BCT to use at boot is specified by board straps that can be read
47 * through a APB misc register and decoded. 2 bits, i.e. 4 possible BCTs.
49 int tegra_bct_strapping
;
51 #define STRAP_OPT 0x008
52 #define GMI_AD0 (1 << 4)
53 #define GMI_AD1 (1 << 5)
54 #define RAM_ID_MASK (GMI_AD0 | GMI_AD1)
55 #define RAM_CODE_SHIFT 4
57 static const char *tegra_revision_name
[TEGRA_REVISION_MAX
] = {
58 [TEGRA_REVISION_UNKNOWN
] = "unknown",
59 [TEGRA_REVISION_A01
] = "A01",
60 [TEGRA_REVISION_A02
] = "A02",
61 [TEGRA_REVISION_A03
] = "A03",
62 [TEGRA_REVISION_A03p
] = "A03 prime",
63 [TEGRA_REVISION_A04
] = "A04",
66 u32
tegra_fuse_readl(unsigned long offset
)
68 return tegra_apb_readl(TEGRA_FUSE_BASE
+ offset
);
71 bool tegra_spare_fuse(int bit
)
73 return tegra_fuse_readl(tegra_fuse_spare_bit
+ bit
* 4);
76 static enum tegra_revision
tegra_get_revision(u32 id
)
78 u32 minor_rev
= (id
>> 16) & 0xf;
82 return TEGRA_REVISION_A01
;
84 return TEGRA_REVISION_A02
;
86 if (tegra_chip_id
== TEGRA20
&&
87 (tegra_spare_fuse(18) || tegra_spare_fuse(19)))
88 return TEGRA_REVISION_A03p
;
90 return TEGRA_REVISION_A03
;
92 return TEGRA_REVISION_A04
;
94 return TEGRA_REVISION_UNKNOWN
;
98 static void tegra_get_process_id(void)
102 reg
= tegra_fuse_readl(tegra_fuse_spare_bit
);
103 tegra_cpu_process_id
= (reg
>> 6) & 3;
104 reg
= tegra_fuse_readl(tegra_fuse_spare_bit
);
105 tegra_core_process_id
= (reg
>> 12) & 3;
108 void tegra_init_fuse(void)
112 u32 reg
= readl(IO_ADDRESS(TEGRA_CLK_RESET_BASE
+ 0x48));
114 writel(reg
, IO_ADDRESS(TEGRA_CLK_RESET_BASE
+ 0x48));
116 reg
= tegra_fuse_readl(FUSE_SKU_INFO
);
117 tegra_sku_id
= reg
& 0xFF;
119 reg
= tegra_apb_readl(TEGRA_APB_MISC_BASE
+ STRAP_OPT
);
120 tegra_bct_strapping
= (reg
& RAM_ID_MASK
) >> RAM_CODE_SHIFT
;
122 id
= readl_relaxed(IO_ADDRESS(TEGRA_APB_MISC_BASE
) + 0x804);
123 tegra_chip_id
= (id
>> 8) & 0xff;
125 switch (tegra_chip_id
) {
127 tegra_fuse_spare_bit
= TEGRA20_FUSE_SPARE_BIT
;
128 tegra_init_speedo_data
= &tegra20_init_speedo_data
;
131 tegra_fuse_spare_bit
= TEGRA30_FUSE_SPARE_BIT
;
132 tegra_init_speedo_data
= &tegra30_init_speedo_data
;
135 pr_warn("Tegra: unknown chip id %d\n", tegra_chip_id
);
136 tegra_fuse_spare_bit
= TEGRA20_FUSE_SPARE_BIT
;
137 tegra_init_speedo_data
= &tegra_get_process_id
;
140 tegra_revision
= tegra_get_revision(id
);
141 tegra_init_speedo_data();
143 pr_info("Tegra Revision: %s SKU: %d CPU Process: %d Core Process: %d\n",
144 tegra_revision_name
[tegra_revision
],
145 tegra_sku_id
, tegra_cpu_process_id
,
146 tegra_core_process_id
);
149 unsigned long long tegra_chip_uid(void)
151 unsigned long long lo
, hi
;
153 lo
= tegra_fuse_readl(FUSE_UID_LOW
);
154 hi
= tegra_fuse_readl(FUSE_UID_HIGH
);
155 return (hi
<< 32ull) | lo
;
157 EXPORT_SYMBOL(tegra_chip_uid
);