2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 #include <linux/linkage.h>
24 #include <linux/init.h>
26 #include <asm/assembler.h>
27 #include <asm/ptrace.h>
28 #include <asm/asm-offsets.h>
29 #include <asm/memory.h>
30 #include <asm/thread_info.h>
31 #include <asm/pgtable-hwdef.h>
32 #include <asm/pgtable.h>
37 * swapper_pg_dir is the virtual address of the initial page table. We place
38 * the page tables 3 * PAGE_SIZE below KERNEL_RAM_VADDR. The idmap_pg_dir has
39 * 2 pages and is placed below swapper_pg_dir.
41 #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
43 #if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
44 #error KERNEL_RAM_VADDR must start at 0xXXX80000
47 #define SWAPPER_DIR_SIZE (3 * PAGE_SIZE)
48 #define IDMAP_DIR_SIZE (2 * PAGE_SIZE)
51 .equ swapper_pg_dir, KERNEL_RAM_VADDR - SWAPPER_DIR_SIZE
54 .equ idmap_pg_dir, swapper_pg_dir - IDMAP_DIR_SIZE
56 .macro pgtbl, ttb0, ttb1, phys
57 add \ttb1, \phys, #TEXT_OFFSET - SWAPPER_DIR_SIZE
58 sub \ttb0, \ttb1, #IDMAP_DIR_SIZE
61 #ifdef CONFIG_ARM64_64K_PAGES
62 #define BLOCK_SHIFT PAGE_SHIFT
63 #define BLOCK_SIZE PAGE_SIZE
65 #define BLOCK_SHIFT SECTION_SHIFT
66 #define BLOCK_SIZE SECTION_SIZE
69 #define KERNEL_START KERNEL_RAM_VADDR
70 #define KERNEL_END _end
73 * Initial memory map attributes.
76 #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
77 #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
79 #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
80 #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
83 #ifdef CONFIG_ARM64_64K_PAGES
84 #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
85 #define IO_MMUFLAGS PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_XN | PTE_FLAGS
87 #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
88 #define IO_MMUFLAGS PMD_ATTRINDX(MT_DEVICE_nGnRE) | PMD_SECT_XN | PMD_FLAGS
92 * Kernel startup entry point.
93 * ---------------------------
95 * The requirements are:
96 * MMU = off, D-cache = off, I-cache = on or off,
97 * x0 = physical address to the FDT blob.
99 * This code is mostly position independent so you call this at
100 * __pa(PAGE_OFFSET + TEXT_OFFSET).
102 * Note that the callee-saved registers are used for storing variables
103 * that are useful before the MMU is enabled. The allocations are described
104 * in the entry routines.
109 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
111 b stext // branch to kernel start, magic
113 .quad TEXT_OFFSET // Image load offset from start of RAM
118 mov x21, x0 // x21=FDT
119 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
120 bl el2_setup // Drop to EL1
121 mrs x22, midr_el1 // x22=cpuid
123 bl lookup_processor_type
124 mov x23, x0 // x23=current cpu_table
125 cbz x23, __error_p // invalid processor (x23=0)?
127 bl __create_page_tables // x25=TTBR0, x26=TTBR1
129 * The following calls CPU specific code in a position independent
130 * manner. See arch/arm64/mm/proc.S for details. x23 = base of
131 * cpu_info structure selected by lookup_processor_type above.
132 * On return, the CPU will be ready for the MMU to be turned on and
133 * the TCR will have been set.
135 ldr x27, __switch_data // address to jump to after
136 // MMU has been enabled
137 adr lr, __enable_mmu // return (PIC) address
138 ldr x12, [x23, #CPU_INFO_SETUP]
139 add x12, x12, x28 // __virt_to_phys
140 br x12 // initialise processor
144 * If we're fortunate enough to boot at EL2, ensure that the world is
145 * sane before dropping to EL1.
149 cmp x0, #PSR_MODE_EL2t
150 ccmp x0, #PSR_MODE_EL2h, #0x4, ne
151 ldr x0, =__boot_cpu_mode // Compute __boot_cpu_mode
154 str wzr, [x0] // Remember we don't have EL2...
157 /* Hyp configuration. */
158 1: ldr w1, =BOOT_CPU_MODE_EL2
159 str w1, [x0, #4] // This CPU has EL2
160 mov x0, #(1 << 31) // 64-bit EL1
163 /* Generic timers. */
165 orr x0, x0, #3 // Enable EL1 physical timers
167 msr cntvoff_el2, xzr // Clear virtual offset
169 /* Populate ID registers. */
176 mov x0, #0x0800 // Set/clear RES{1,0} bits
177 movk x0, #0x30d0, lsl #16
180 /* Coprocessor traps. */
182 msr cptr_el2, x0 // Disable copro. traps to EL2
185 msr hstr_el2, xzr // Disable CP15 traps to EL2
188 /* Stage-2 translation */
191 /* Hypervisor stub */
192 adr x0, __hyp_stub_vectors
196 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
204 * We need to find out the CPU boot mode long after boot, so we need to
205 * store it in a writable variable.
207 * This is not in .bss, because we set it sufficiently early that the boot-time
208 * zeroing of .bss would clobber it.
211 ENTRY(__boot_cpu_mode)
212 .long BOOT_CPU_MODE_EL2
221 .pushsection .smp.pen.text, "ax"
224 .quad secondary_holding_pen_release
227 * This provides a "holding pen" for platforms to hold all secondary
228 * cores are held until we're ready for them to initialise.
230 ENTRY(secondary_holding_pen)
231 bl __calc_phys_offset // x24=phys offset
232 bl el2_setup // Drop to EL1
234 and x0, x0, #15 // CPU number
241 b.eq secondary_startup
244 ENDPROC(secondary_holding_pen)
247 ENTRY(secondary_startup)
249 * Common entry point for secondary CPUs.
251 mrs x22, midr_el1 // x22=cpuid
253 bl lookup_processor_type
254 mov x23, x0 // x23=current cpu_table
255 cbz x23, __error_p // invalid processor (x23=0)?
257 pgtbl x25, x26, x24 // x25=TTBR0, x26=TTBR1
258 ldr x12, [x23, #CPU_INFO_SETUP]
259 add x12, x12, x28 // __virt_to_phys
260 blr x12 // initialise processor
262 ldr x21, =secondary_data
263 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
265 ENDPROC(secondary_startup)
267 ENTRY(__secondary_switched)
268 ldr x0, [x21] // get secondary_data.stack
271 b secondary_start_kernel
272 ENDPROC(__secondary_switched)
273 #endif /* CONFIG_SMP */
276 * Setup common bits before finally enabling the MMU. Essentially this is just
277 * loading the page table pointer and vector base registers.
279 * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
285 msr ttbr0_el1, x25 // load TTBR0
286 msr ttbr1_el1, x26 // load TTBR1
289 ENDPROC(__enable_mmu)
292 * Enable the MMU. This completely changes the structure of the visible memory
293 * space. You will not be able to trace execution through this.
295 * x0 = system control register
296 * x27 = *virtual* address to jump to upon completion
298 * other registers depend on the function called upon completion
305 ENDPROC(__turn_mmu_on)
308 * Calculate the start of physical memory.
313 sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
314 add x24, x2, x28 // x24 = PHYS_OFFSET
316 ENDPROC(__calc_phys_offset)
323 * Macro to populate the PGD for the corresponding block entry in the next
324 * level (tbl) for the given virtual address.
326 * Preserves: pgd, tbl, virt
327 * Corrupts: tmp1, tmp2
329 .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
330 lsr \tmp1, \virt, #PGDIR_SHIFT
331 and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
332 orr \tmp2, \tbl, #3 // PGD entry table type
333 str \tmp2, [\pgd, \tmp1, lsl #3]
337 * Macro to populate block entries in the page table for the start..end
338 * virtual range (inclusive).
340 * Preserves: tbl, flags
341 * Corrupts: phys, start, end, pstate
343 .macro create_block_map, tbl, flags, phys, start, end, idmap=0
344 lsr \phys, \phys, #BLOCK_SHIFT
346 and \start, \phys, #PTRS_PER_PTE - 1 // table index
348 lsr \start, \start, #BLOCK_SHIFT
349 and \start, \start, #PTRS_PER_PTE - 1 // table index
351 orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
353 lsr \end, \end, #BLOCK_SHIFT
354 and \end, \end, #PTRS_PER_PTE - 1 // table end index
356 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
358 add \start, \start, #1 // next entry
359 add \phys, \phys, #BLOCK_SIZE // next block
366 * Setup the initial page tables. We only setup the barest amount which is
367 * required to get the kernel running. The following sections are required:
368 * - identity mapping to enable the MMU (low address, TTBR0)
369 * - first few MB of the kernel linear mapping to jump to once the MMU has
370 * been enabled, including the FDT blob (TTBR1)
372 __create_page_tables:
373 pgtbl x25, x26, x24 // idmap_pg_dir and swapper_pg_dir addresses
376 * Clear the idmap and swapper page tables.
379 add x6, x26, #SWAPPER_DIR_SIZE
380 1: stp xzr, xzr, [x0], #16
381 stp xzr, xzr, [x0], #16
382 stp xzr, xzr, [x0], #16
383 stp xzr, xzr, [x0], #16
390 * Create the identity mapping.
392 add x0, x25, #PAGE_SIZE // section table address
393 adr x3, __turn_mmu_on // virtual/physical address
394 create_pgd_entry x25, x0, x3, x5, x6
395 create_block_map x0, x7, x3, x5, x5, idmap=1
398 * Map the kernel image (starting with PHYS_OFFSET).
400 add x0, x26, #PAGE_SIZE // section table address
402 create_pgd_entry x26, x0, x5, x3, x6
403 ldr x6, =KERNEL_END - 1
404 mov x3, x24 // phys offset
405 create_block_map x0, x7, x3, x5, x6
408 * Map the FDT blob (maximum 2MB; must be within 512MB of
411 mov x3, x21 // FDT phys address
412 and x3, x3, #~((1 << 21) - 1) // 2MB aligned
414 sub x5, x3, x24 // subtract PHYS_OFFSET
415 tst x5, #~((1 << 29) - 1) // within 512MB?
416 csel x21, xzr, x21, ne // zero the FDT pointer
418 add x5, x5, x6 // __va(FDT blob)
419 add x6, x5, #1 << 21 // 2MB for the FDT blob
420 sub x6, x6, #1 // inclusive range
421 create_block_map x0, x7, x3, x5, x6
424 ENDPROC(__create_page_tables)
428 .type __switch_data, %object
430 .quad __mmap_switched
431 .quad __data_loc // x4
433 .quad __bss_start // x6
435 .quad processor_id // x4
436 .quad __fdt_pointer // x5
437 .quad memstart_addr // x6
438 .quad init_thread_union + THREAD_START_SP // sp
441 * The following fragment of code is executed with the MMU on in MMU mode, and
442 * uses absolute addresses; this is not position independent.
445 adr x3, __switch_data + 8
447 ldp x4, x5, [x3], #16
448 ldp x6, x7, [x3], #16
449 cmp x4, x5 // Copy data segment if needed
450 1: ccmp x5, x6, #4, ne
458 str xzr, [x6], #8 // Clear BSS
461 ldp x4, x5, [x3], #16
465 str x22, [x4] // Save processor ID
466 str x21, [x5] // Save FDT pointer
467 str x24, [x6] // Save PHYS_OFFSET
470 ENDPROC(__mmap_switched)
473 * Exception handling. Something went wrong and we can't proceed. We ought to
474 * tell the user, but since we don't have any guarantee that we're even
475 * running on the right architecture, we do virtually nothing.
486 * This function gets the processor ID in w0 and searches the cpu_table[] for
487 * a match. It returns a pointer to the struct cpu_info it found. The
488 * cpu_table[] must end with an empty (all zeros) structure.
490 * This routine can be called via C code and it needs to work with the MMU
491 * both disabled and enabled (the offset is calculated automatically).
493 ENTRY(lookup_processor_type)
494 adr x1, __lookup_processor_type_data
496 sub x1, x1, x2 // get offset between VA and PA
497 add x3, x3, x1 // convert VA to PA
499 ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
500 cbz w5, 2f // end of list?
504 add x3, x3, #CPU_INFO_SZ
507 mov x3, #0 // unknown processor
511 ENDPROC(lookup_processor_type)
514 .type __lookup_processor_type_data, %object
515 __lookup_processor_type_data:
518 .size __lookup_processor_type_data, . - __lookup_processor_type_data
521 * Determine validity of the x21 FDT pointer.
522 * The dtb must be 8-byte aligned and live in the first 512M of memory.