x86, efi: Set runtime_version to the EFI spec revision
[linux/fpc-iii.git] / arch / powerpc / platforms / 8xx / mpc885ads_setup.c
blob5d98398c2f5e4424cf8698f7f7498b0babaffd0c
1 /*
2 * Platform setup for the Freescale mpc885ads board
4 * Vitaly Bordug <vbordug@ru.mvista.com>
6 * Copyright 2005 MontaVista Software Inc.
8 * Heavily modified by Scott Wood <scottwood@freescale.com>
9 * Copyright 2007 Freescale Semiconductor, Inc.
11 * This file is licensed under the terms of the GNU General Public License
12 * version 2. This program is licensed "as is" without any warranty of any
13 * kind, whether express or implied.
16 #include <linux/init.h>
17 #include <linux/module.h>
18 #include <linux/param.h>
19 #include <linux/string.h>
20 #include <linux/ioport.h>
21 #include <linux/device.h>
22 #include <linux/delay.h>
24 #include <linux/fs_enet_pd.h>
25 #include <linux/fs_uart_pd.h>
26 #include <linux/fsl_devices.h>
27 #include <linux/mii.h>
28 #include <linux/of_platform.h>
30 #include <asm/delay.h>
31 #include <asm/io.h>
32 #include <asm/machdep.h>
33 #include <asm/page.h>
34 #include <asm/processor.h>
35 #include <asm/time.h>
36 #include <asm/mpc8xx.h>
37 #include <asm/8xx_immap.h>
38 #include <asm/cpm1.h>
39 #include <asm/fs_pd.h>
40 #include <asm/udbg.h>
42 #include "mpc885ads.h"
43 #include "mpc8xx.h"
45 static u32 __iomem *bcsr, *bcsr5;
47 #ifdef CONFIG_PCMCIA_M8XX
48 static void pcmcia_hw_setup(int slot, int enable)
50 if (enable)
51 clrbits32(&bcsr[1], BCSR1_PCCEN);
52 else
53 setbits32(&bcsr[1], BCSR1_PCCEN);
56 static int pcmcia_set_voltage(int slot, int vcc, int vpp)
58 u32 reg = 0;
60 switch (vcc) {
61 case 0:
62 break;
63 case 33:
64 reg |= BCSR1_PCCVCC0;
65 break;
66 case 50:
67 reg |= BCSR1_PCCVCC1;
68 break;
69 default:
70 return 1;
73 switch (vpp) {
74 case 0:
75 break;
76 case 33:
77 case 50:
78 if (vcc == vpp)
79 reg |= BCSR1_PCCVPP1;
80 else
81 return 1;
82 break;
83 case 120:
84 if ((vcc == 33) || (vcc == 50))
85 reg |= BCSR1_PCCVPP0;
86 else
87 return 1;
88 default:
89 return 1;
92 /* first, turn off all power */
93 clrbits32(&bcsr[1], 0x00610000);
95 /* enable new powersettings */
96 setbits32(&bcsr[1], reg);
98 return 0;
100 #endif
102 struct cpm_pin {
103 int port, pin, flags;
106 static struct cpm_pin mpc885ads_pins[] = {
107 /* SMC1 */
108 {CPM_PORTB, 24, CPM_PIN_INPUT}, /* RX */
109 {CPM_PORTB, 25, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TX */
111 /* SMC2 */
112 #ifndef CONFIG_MPC8xx_SECOND_ETH_FEC2
113 {CPM_PORTE, 21, CPM_PIN_INPUT}, /* RX */
114 {CPM_PORTE, 20, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TX */
115 #endif
117 /* SCC3 */
118 {CPM_PORTA, 9, CPM_PIN_INPUT}, /* RX */
119 {CPM_PORTA, 8, CPM_PIN_INPUT}, /* TX */
120 {CPM_PORTC, 4, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_GPIO}, /* RENA */
121 {CPM_PORTC, 5, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_GPIO}, /* CLSN */
122 {CPM_PORTE, 27, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TENA */
123 {CPM_PORTE, 17, CPM_PIN_INPUT}, /* CLK5 */
124 {CPM_PORTE, 16, CPM_PIN_INPUT}, /* CLK6 */
126 /* MII1 */
127 {CPM_PORTA, 0, CPM_PIN_INPUT},
128 {CPM_PORTA, 1, CPM_PIN_INPUT},
129 {CPM_PORTA, 2, CPM_PIN_INPUT},
130 {CPM_PORTA, 3, CPM_PIN_INPUT},
131 {CPM_PORTA, 4, CPM_PIN_OUTPUT},
132 {CPM_PORTA, 10, CPM_PIN_OUTPUT},
133 {CPM_PORTA, 11, CPM_PIN_OUTPUT},
134 {CPM_PORTB, 19, CPM_PIN_INPUT},
135 {CPM_PORTB, 31, CPM_PIN_INPUT},
136 {CPM_PORTC, 12, CPM_PIN_INPUT},
137 {CPM_PORTC, 13, CPM_PIN_INPUT},
138 {CPM_PORTE, 30, CPM_PIN_OUTPUT},
139 {CPM_PORTE, 31, CPM_PIN_OUTPUT},
141 /* MII2 */
142 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
143 {CPM_PORTE, 14, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
144 {CPM_PORTE, 15, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
145 {CPM_PORTE, 16, CPM_PIN_OUTPUT},
146 {CPM_PORTE, 17, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
147 {CPM_PORTE, 18, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
148 {CPM_PORTE, 19, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
149 {CPM_PORTE, 20, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
150 {CPM_PORTE, 21, CPM_PIN_OUTPUT},
151 {CPM_PORTE, 22, CPM_PIN_OUTPUT},
152 {CPM_PORTE, 23, CPM_PIN_OUTPUT},
153 {CPM_PORTE, 24, CPM_PIN_OUTPUT},
154 {CPM_PORTE, 25, CPM_PIN_OUTPUT},
155 {CPM_PORTE, 26, CPM_PIN_OUTPUT},
156 {CPM_PORTE, 27, CPM_PIN_OUTPUT},
157 {CPM_PORTE, 28, CPM_PIN_OUTPUT},
158 {CPM_PORTE, 29, CPM_PIN_OUTPUT},
159 #endif
160 /* I2C */
161 {CPM_PORTB, 26, CPM_PIN_INPUT | CPM_PIN_OPENDRAIN},
162 {CPM_PORTB, 27, CPM_PIN_INPUT | CPM_PIN_OPENDRAIN},
165 static void __init init_ioports(void)
167 int i;
169 for (i = 0; i < ARRAY_SIZE(mpc885ads_pins); i++) {
170 struct cpm_pin *pin = &mpc885ads_pins[i];
171 cpm1_set_pin(pin->port, pin->pin, pin->flags);
174 cpm1_clk_setup(CPM_CLK_SMC1, CPM_BRG1, CPM_CLK_RTX);
175 cpm1_clk_setup(CPM_CLK_SMC2, CPM_BRG2, CPM_CLK_RTX);
176 cpm1_clk_setup(CPM_CLK_SCC3, CPM_CLK5, CPM_CLK_TX);
177 cpm1_clk_setup(CPM_CLK_SCC3, CPM_CLK6, CPM_CLK_RX);
179 /* Set FEC1 and FEC2 to MII mode */
180 clrbits32(&mpc8xx_immr->im_cpm.cp_cptr, 0x00000180);
183 static void __init mpc885ads_setup_arch(void)
185 struct device_node *np;
187 cpm_reset();
188 init_ioports();
190 np = of_find_compatible_node(NULL, NULL, "fsl,mpc885ads-bcsr");
191 if (!np) {
192 printk(KERN_CRIT "Could not find fsl,mpc885ads-bcsr node\n");
193 return;
196 bcsr = of_iomap(np, 0);
197 bcsr5 = of_iomap(np, 1);
198 of_node_put(np);
200 if (!bcsr || !bcsr5) {
201 printk(KERN_CRIT "Could not remap BCSR\n");
202 return;
205 clrbits32(&bcsr[1], BCSR1_RS232EN_1);
206 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
207 setbits32(&bcsr[1], BCSR1_RS232EN_2);
208 #else
209 clrbits32(&bcsr[1], BCSR1_RS232EN_2);
210 #endif
212 clrbits32(bcsr5, BCSR5_MII1_EN);
213 setbits32(bcsr5, BCSR5_MII1_RST);
214 udelay(1000);
215 clrbits32(bcsr5, BCSR5_MII1_RST);
217 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
218 clrbits32(bcsr5, BCSR5_MII2_EN);
219 setbits32(bcsr5, BCSR5_MII2_RST);
220 udelay(1000);
221 clrbits32(bcsr5, BCSR5_MII2_RST);
222 #else
223 setbits32(bcsr5, BCSR5_MII2_EN);
224 #endif
226 #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
227 clrbits32(&bcsr[4], BCSR4_ETH10_RST);
228 udelay(1000);
229 setbits32(&bcsr[4], BCSR4_ETH10_RST);
231 setbits32(&bcsr[1], BCSR1_ETHEN);
233 np = of_find_node_by_path("/soc@ff000000/cpm@9c0/serial@a80");
234 #else
235 np = of_find_node_by_path("/soc@ff000000/cpm@9c0/ethernet@a40");
236 #endif
238 /* The SCC3 enet registers overlap the SMC1 registers, so
239 * one of the two must be removed from the device tree.
242 if (np) {
243 of_detach_node(np);
244 of_node_put(np);
247 #ifdef CONFIG_PCMCIA_M8XX
248 /* Set up board specific hook-ups.*/
249 m8xx_pcmcia_ops.hw_ctrl = pcmcia_hw_setup;
250 m8xx_pcmcia_ops.voltage_set = pcmcia_set_voltage;
251 #endif
254 static int __init mpc885ads_probe(void)
256 unsigned long root = of_get_flat_dt_root();
257 return of_flat_dt_is_compatible(root, "fsl,mpc885ads");
260 static struct of_device_id __initdata of_bus_ids[] = {
261 { .name = "soc", },
262 { .name = "cpm", },
263 { .name = "localbus", },
267 static int __init declare_of_platform_devices(void)
269 /* Publish the QE devices */
270 of_platform_bus_probe(NULL, of_bus_ids, NULL);
272 return 0;
274 machine_device_initcall(mpc885_ads, declare_of_platform_devices);
276 define_machine(mpc885_ads) {
277 .name = "Freescale MPC885 ADS",
278 .probe = mpc885ads_probe,
279 .setup_arch = mpc885ads_setup_arch,
280 .init_IRQ = mpc8xx_pics_init,
281 .get_irq = mpc8xx_get_irq,
282 .restart = mpc8xx_restart,
283 .calibrate_decr = mpc8xx_calibrate_decr,
284 .set_rtc_time = mpc8xx_set_rtc_time,
285 .get_rtc_time = mpc8xx_get_rtc_time,
286 .progress = udbg_progress,