2 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
4 * Author: Tony Li <tony.li@freescale.com>
5 * Jason Jin <Jason.jin@freescale.com>
7 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; version 2 of the
15 #include <linux/irq.h>
16 #include <linux/bootmem.h>
17 #include <linux/msi.h>
18 #include <linux/pci.h>
19 #include <linux/slab.h>
20 #include <linux/of_platform.h>
21 #include <sysdev/fsl_soc.h>
23 #include <asm/hw_irq.h>
24 #include <asm/ppc-pci.h>
26 #include <asm/fsl_hcalls.h>
33 struct fsl_msi_feature
{
35 u32 msiir_offset
; /* Offset of MSIIR, relative to start of MSIR bank */
38 struct fsl_msi_cascade_data
{
39 struct fsl_msi
*msi_data
;
43 static inline u32
fsl_msi_read(u32 __iomem
*base
, unsigned int reg
)
45 return in_be32(base
+ (reg
>> 2));
49 * We do not need this actually. The MSIR register has been read once
50 * in the cascade interrupt. So, this MSI interrupt has been acked
52 static void fsl_msi_end_irq(struct irq_data
*d
)
56 static struct irq_chip fsl_msi_chip
= {
57 .irq_mask
= mask_msi_irq
,
58 .irq_unmask
= unmask_msi_irq
,
59 .irq_ack
= fsl_msi_end_irq
,
63 static int fsl_msi_host_map(struct irq_domain
*h
, unsigned int virq
,
66 struct fsl_msi
*msi_data
= h
->host_data
;
67 struct irq_chip
*chip
= &fsl_msi_chip
;
69 irq_set_status_flags(virq
, IRQ_TYPE_EDGE_FALLING
);
71 irq_set_chip_data(virq
, msi_data
);
72 irq_set_chip_and_handler(virq
, chip
, handle_edge_irq
);
77 static const struct irq_domain_ops fsl_msi_host_ops
= {
78 .map
= fsl_msi_host_map
,
81 static int fsl_msi_init_allocator(struct fsl_msi
*msi_data
)
85 rc
= msi_bitmap_alloc(&msi_data
->bitmap
, NR_MSI_IRQS
,
86 msi_data
->irqhost
->of_node
);
90 rc
= msi_bitmap_reserve_dt_hwirqs(&msi_data
->bitmap
);
92 msi_bitmap_free(&msi_data
->bitmap
);
99 static int fsl_msi_check_device(struct pci_dev
*pdev
, int nvec
, int type
)
101 if (type
== PCI_CAP_ID_MSIX
)
102 pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
107 static void fsl_teardown_msi_irqs(struct pci_dev
*pdev
)
109 struct msi_desc
*entry
;
110 struct fsl_msi
*msi_data
;
112 list_for_each_entry(entry
, &pdev
->msi_list
, list
) {
113 if (entry
->irq
== NO_IRQ
)
115 msi_data
= irq_get_chip_data(entry
->irq
);
116 irq_set_msi_desc(entry
->irq
, NULL
);
117 msi_bitmap_free_hwirqs(&msi_data
->bitmap
,
118 virq_to_hw(entry
->irq
), 1);
119 irq_dispose_mapping(entry
->irq
);
125 static void fsl_compose_msi_msg(struct pci_dev
*pdev
, int hwirq
,
127 struct fsl_msi
*fsl_msi_data
)
129 struct fsl_msi
*msi_data
= fsl_msi_data
;
130 struct pci_controller
*hose
= pci_bus_to_host(pdev
->bus
);
131 u64 address
; /* Physical address of the MSIIR */
135 /* If the msi-address-64 property exists, then use it */
136 reg
= of_get_property(hose
->dn
, "msi-address-64", &len
);
137 if (reg
&& (len
== sizeof(u64
)))
138 address
= be64_to_cpup(reg
);
140 address
= fsl_pci_immrbar_base(hose
) + msi_data
->msiir_offset
;
142 msg
->address_lo
= lower_32_bits(address
);
143 msg
->address_hi
= upper_32_bits(address
);
147 pr_debug("%s: allocated srs: %d, ibs: %d\n",
148 __func__
, hwirq
/ IRQS_PER_MSI_REG
, hwirq
% IRQS_PER_MSI_REG
);
151 static int fsl_setup_msi_irqs(struct pci_dev
*pdev
, int nvec
, int type
)
153 struct pci_controller
*hose
= pci_bus_to_host(pdev
->bus
);
154 struct device_node
*np
;
156 int rc
, hwirq
= -ENOMEM
;
158 struct msi_desc
*entry
;
160 struct fsl_msi
*msi_data
;
163 * If the PCI node has an fsl,msi property, then we need to use it
164 * to find the specific MSI.
166 np
= of_parse_phandle(hose
->dn
, "fsl,msi", 0);
168 if (of_device_is_compatible(np
, "fsl,mpic-msi") ||
169 of_device_is_compatible(np
, "fsl,vmpic-msi"))
170 phandle
= np
->phandle
;
173 "node %s has an invalid fsl,msi phandle %u\n",
174 hose
->dn
->full_name
, np
->phandle
);
179 list_for_each_entry(entry
, &pdev
->msi_list
, list
) {
181 * Loop over all the MSI devices until we find one that has an
182 * available interrupt.
184 list_for_each_entry(msi_data
, &msi_head
, list
) {
186 * If the PCI node has an fsl,msi property, then we
187 * restrict our search to the corresponding MSI node.
188 * The simplest way is to skip over MSI nodes with the
189 * wrong phandle. Under the Freescale hypervisor, this
190 * has the additional benefit of skipping over MSI
191 * nodes that are not mapped in the PAMU.
193 if (phandle
&& (phandle
!= msi_data
->phandle
))
196 hwirq
= msi_bitmap_alloc_hwirqs(&msi_data
->bitmap
, 1);
203 dev_err(&pdev
->dev
, "could not allocate MSI interrupt\n");
207 virq
= irq_create_mapping(msi_data
->irqhost
, hwirq
);
209 if (virq
== NO_IRQ
) {
210 dev_err(&pdev
->dev
, "fail mapping hwirq %i\n", hwirq
);
211 msi_bitmap_free_hwirqs(&msi_data
->bitmap
, hwirq
, 1);
215 /* chip_data is msi_data via host->hostdata in host->map() */
216 irq_set_msi_desc(virq
, entry
);
218 fsl_compose_msi_msg(pdev
, hwirq
, &msg
, msi_data
);
219 write_msi_msg(virq
, &msg
);
224 /* free by the caller of this function */
228 static void fsl_msi_cascade(unsigned int irq
, struct irq_desc
*desc
)
230 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
231 struct irq_data
*idata
= irq_desc_get_irq_data(desc
);
232 unsigned int cascade_irq
;
233 struct fsl_msi
*msi_data
;
238 struct fsl_msi_cascade_data
*cascade_data
;
240 cascade_data
= irq_get_handler_data(irq
);
241 msi_data
= cascade_data
->msi_data
;
243 raw_spin_lock(&desc
->lock
);
244 if ((msi_data
->feature
& FSL_PIC_IP_MASK
) == FSL_PIC_IP_IPIC
) {
245 if (chip
->irq_mask_ack
)
246 chip
->irq_mask_ack(idata
);
248 chip
->irq_mask(idata
);
249 chip
->irq_ack(idata
);
253 if (unlikely(irqd_irq_inprogress(idata
)))
256 msir_index
= cascade_data
->index
;
258 if (msir_index
>= NR_MSI_REG
)
259 cascade_irq
= NO_IRQ
;
261 irqd_set_chained_irq_inprogress(idata
);
262 switch (msi_data
->feature
& FSL_PIC_IP_MASK
) {
263 case FSL_PIC_IP_MPIC
:
264 msir_value
= fsl_msi_read(msi_data
->msi_regs
,
267 case FSL_PIC_IP_IPIC
:
268 msir_value
= fsl_msi_read(msi_data
->msi_regs
, msir_index
* 0x4);
270 #ifdef CONFIG_EPAPR_PARAVIRT
271 case FSL_PIC_IP_VMPIC
: {
273 ret
= fh_vmpic_get_msir(virq_to_hw(irq
), &msir_value
);
275 pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
276 "irq %u (ret=%u)\n", irq
, ret
);
285 intr_index
= ffs(msir_value
) - 1;
287 cascade_irq
= irq_linear_revmap(msi_data
->irqhost
,
288 msir_index
* IRQS_PER_MSI_REG
+
289 intr_index
+ have_shift
);
290 if (cascade_irq
!= NO_IRQ
)
291 generic_handle_irq(cascade_irq
);
292 have_shift
+= intr_index
+ 1;
293 msir_value
= msir_value
>> (intr_index
+ 1);
295 irqd_clr_chained_irq_inprogress(idata
);
297 switch (msi_data
->feature
& FSL_PIC_IP_MASK
) {
298 case FSL_PIC_IP_MPIC
:
299 case FSL_PIC_IP_VMPIC
:
300 chip
->irq_eoi(idata
);
302 case FSL_PIC_IP_IPIC
:
303 if (!irqd_irq_disabled(idata
) && chip
->irq_unmask
)
304 chip
->irq_unmask(idata
);
308 raw_spin_unlock(&desc
->lock
);
311 static int fsl_of_msi_remove(struct platform_device
*ofdev
)
313 struct fsl_msi
*msi
= platform_get_drvdata(ofdev
);
315 struct fsl_msi_cascade_data
*cascade_data
;
317 if (msi
->list
.prev
!= NULL
)
318 list_del(&msi
->list
);
319 for (i
= 0; i
< NR_MSI_REG
; i
++) {
320 virq
= msi
->msi_virqs
[i
];
321 if (virq
!= NO_IRQ
) {
322 cascade_data
= irq_get_handler_data(virq
);
324 irq_dispose_mapping(virq
);
327 if (msi
->bitmap
.bitmap
)
328 msi_bitmap_free(&msi
->bitmap
);
329 if ((msi
->feature
& FSL_PIC_IP_MASK
) != FSL_PIC_IP_VMPIC
)
330 iounmap(msi
->msi_regs
);
336 static int fsl_msi_setup_hwirq(struct fsl_msi
*msi
, struct platform_device
*dev
,
337 int offset
, int irq_index
)
339 struct fsl_msi_cascade_data
*cascade_data
= NULL
;
342 virt_msir
= irq_of_parse_and_map(dev
->dev
.of_node
, irq_index
);
343 if (virt_msir
== NO_IRQ
) {
344 dev_err(&dev
->dev
, "%s: Cannot translate IRQ index %d\n",
345 __func__
, irq_index
);
349 cascade_data
= kzalloc(sizeof(struct fsl_msi_cascade_data
), GFP_KERNEL
);
351 dev_err(&dev
->dev
, "No memory for MSI cascade data\n");
355 msi
->msi_virqs
[irq_index
] = virt_msir
;
356 cascade_data
->index
= offset
;
357 cascade_data
->msi_data
= msi
;
358 irq_set_handler_data(virt_msir
, cascade_data
);
359 irq_set_chained_handler(virt_msir
, fsl_msi_cascade
);
364 static const struct of_device_id fsl_of_msi_ids
[];
365 static int fsl_of_msi_probe(struct platform_device
*dev
)
367 const struct of_device_id
*match
;
370 int err
, i
, j
, irq_index
, count
;
373 const struct fsl_msi_feature
*features
;
376 static const u32 all_avail
[] = { 0, NR_MSI_IRQS
};
378 match
= of_match_device(fsl_of_msi_ids
, &dev
->dev
);
381 features
= match
->data
;
383 printk(KERN_DEBUG
"Setting up Freescale MSI support\n");
385 msi
= kzalloc(sizeof(struct fsl_msi
), GFP_KERNEL
);
387 dev_err(&dev
->dev
, "No memory for MSI structure\n");
390 platform_set_drvdata(dev
, msi
);
392 msi
->irqhost
= irq_domain_add_linear(dev
->dev
.of_node
,
393 NR_MSI_IRQS
, &fsl_msi_host_ops
, msi
);
395 if (msi
->irqhost
== NULL
) {
396 dev_err(&dev
->dev
, "No memory for MSI irqhost\n");
402 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
403 * property. Instead, we use hypercalls to access the MSI.
405 if ((features
->fsl_pic_ip
& FSL_PIC_IP_MASK
) != FSL_PIC_IP_VMPIC
) {
406 err
= of_address_to_resource(dev
->dev
.of_node
, 0, &res
);
408 dev_err(&dev
->dev
, "invalid resource for node %s\n",
409 dev
->dev
.of_node
->full_name
);
413 msi
->msi_regs
= ioremap(res
.start
, resource_size(&res
));
414 if (!msi
->msi_regs
) {
416 dev_err(&dev
->dev
, "could not map node %s\n",
417 dev
->dev
.of_node
->full_name
);
421 features
->msiir_offset
+ (res
.start
& 0xfffff);
424 msi
->feature
= features
->fsl_pic_ip
;
427 * Remember the phandle, so that we can match with any PCI nodes
428 * that have an "fsl,msi" property.
430 msi
->phandle
= dev
->dev
.of_node
->phandle
;
432 rc
= fsl_msi_init_allocator(msi
);
434 dev_err(&dev
->dev
, "Error allocating MSI bitmap\n");
438 p
= of_get_property(dev
->dev
.of_node
, "msi-available-ranges", &len
);
439 if (p
&& len
% (2 * sizeof(u32
)) != 0) {
440 dev_err(&dev
->dev
, "%s: Malformed msi-available-ranges property\n",
448 len
= sizeof(all_avail
);
451 for (irq_index
= 0, i
= 0; i
< len
/ (2 * sizeof(u32
)); i
++) {
452 if (p
[i
* 2] % IRQS_PER_MSI_REG
||
453 p
[i
* 2 + 1] % IRQS_PER_MSI_REG
) {
454 printk(KERN_WARNING
"%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
455 __func__
, dev
->dev
.of_node
->full_name
,
456 p
[i
* 2 + 1], p
[i
* 2]);
461 offset
= p
[i
* 2] / IRQS_PER_MSI_REG
;
462 count
= p
[i
* 2 + 1] / IRQS_PER_MSI_REG
;
464 for (j
= 0; j
< count
; j
++, irq_index
++) {
465 err
= fsl_msi_setup_hwirq(msi
, dev
, offset
+ j
, irq_index
);
471 list_add_tail(&msi
->list
, &msi_head
);
473 /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
474 if (!ppc_md
.setup_msi_irqs
) {
475 ppc_md
.setup_msi_irqs
= fsl_setup_msi_irqs
;
476 ppc_md
.teardown_msi_irqs
= fsl_teardown_msi_irqs
;
477 ppc_md
.msi_check_device
= fsl_msi_check_device
;
478 } else if (ppc_md
.setup_msi_irqs
!= fsl_setup_msi_irqs
) {
479 dev_err(&dev
->dev
, "Different MSI driver already installed!\n");
485 fsl_of_msi_remove(dev
);
489 static const struct fsl_msi_feature mpic_msi_feature
= {
490 .fsl_pic_ip
= FSL_PIC_IP_MPIC
,
491 .msiir_offset
= 0x140,
494 static const struct fsl_msi_feature ipic_msi_feature
= {
495 .fsl_pic_ip
= FSL_PIC_IP_IPIC
,
496 .msiir_offset
= 0x38,
499 static const struct fsl_msi_feature vmpic_msi_feature
= {
500 .fsl_pic_ip
= FSL_PIC_IP_VMPIC
,
504 static const struct of_device_id fsl_of_msi_ids
[] = {
506 .compatible
= "fsl,mpic-msi",
507 .data
= &mpic_msi_feature
,
510 .compatible
= "fsl,ipic-msi",
511 .data
= &ipic_msi_feature
,
513 #ifdef CONFIG_EPAPR_PARAVIRT
515 .compatible
= "fsl,vmpic-msi",
516 .data
= &vmpic_msi_feature
,
522 static struct platform_driver fsl_of_msi_driver
= {
525 .owner
= THIS_MODULE
,
526 .of_match_table
= fsl_of_msi_ids
,
528 .probe
= fsl_of_msi_probe
,
529 .remove
= fsl_of_msi_remove
,
532 static __init
int fsl_of_msi_init(void)
534 return platform_driver_register(&fsl_of_msi_driver
);
537 subsys_initcall(fsl_of_msi_init
);