2 * Copyright (C) 2001, 2002, 2003 Broadcom Corporation
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/interrupt.h>
22 #include <linux/smp.h>
23 #include <linux/kernel_stat.h>
24 #include <linux/sched.h>
26 #include <asm/mmu_context.h>
28 #include <asm/fw/cfe/cfe_api.h>
29 #include <asm/sibyte/sb1250.h>
30 #include <asm/sibyte/sb1250_regs.h>
31 #include <asm/sibyte/sb1250_int.h>
33 static void *mailbox_set_regs
[] = {
34 IOADDR(A_IMR_CPU0_BASE
+ R_IMR_MAILBOX_SET_CPU
),
35 IOADDR(A_IMR_CPU1_BASE
+ R_IMR_MAILBOX_SET_CPU
)
38 static void *mailbox_clear_regs
[] = {
39 IOADDR(A_IMR_CPU0_BASE
+ R_IMR_MAILBOX_CLR_CPU
),
40 IOADDR(A_IMR_CPU1_BASE
+ R_IMR_MAILBOX_CLR_CPU
)
43 static void *mailbox_regs
[] = {
44 IOADDR(A_IMR_CPU0_BASE
+ R_IMR_MAILBOX_CPU
),
45 IOADDR(A_IMR_CPU1_BASE
+ R_IMR_MAILBOX_CPU
)
49 * SMP init and finish on secondary CPUs
51 void sb1250_smp_init(void)
53 unsigned int imask
= STATUSF_IP4
| STATUSF_IP3
| STATUSF_IP2
|
54 STATUSF_IP1
| STATUSF_IP0
;
56 /* Set interrupt mask, but don't enable */
57 change_c0_status(ST0_IM
, imask
);
61 * These are routines for dealing with the sb1250 smp capabilities
62 * independent of board/firmware
66 * Simple enough; everything is set up, so just poke the appropriate mailbox
67 * register, and we should be set
69 static void sb1250_send_ipi_single(int cpu
, unsigned int action
)
71 __raw_writeq((((u64
)action
) << 48), mailbox_set_regs
[cpu
]);
74 static inline void sb1250_send_ipi_mask(const struct cpumask
*mask
,
80 sb1250_send_ipi_single(i
, action
);
84 * Code to run on secondary just after probing the CPU
86 static void sb1250_init_secondary(void)
88 extern void sb1250_smp_init(void);
94 * Do any tidying up before marking online and running the idle
97 static void sb1250_smp_finish(void)
99 extern void sb1250_clockevent_init(void);
101 sb1250_clockevent_init();
106 * Final cleanup after all secondaries booted
108 static void sb1250_cpus_done(void)
113 * Setup the PC, SP, and GP of a secondary processor and start it
116 static void sb1250_boot_secondary(int cpu
, struct task_struct
*idle
)
120 retval
= cfe_cpu_start(cpu_logical_map(cpu
), &smp_bootstrap
,
122 (unsigned long)task_thread_info(idle
), 0);
124 printk("cfe_start_cpu(%i) returned %i\n" , cpu
, retval
);
128 * Use CFE to find out how many CPUs are available, setting up
129 * cpu_possible_mask and the logical/physical mappings.
130 * XXXKW will the boot CPU ever not be physical 0?
132 * Common setup before any secondaries are started
134 static void __init
sb1250_smp_setup(void)
138 init_cpu_possible(cpumask_of(0));
139 __cpu_number_map
[0] = 0;
140 __cpu_logical_map
[0] = 0;
142 for (i
= 1, num
= 0; i
< NR_CPUS
; i
++) {
143 if (cfe_cpu_stop(i
) == 0) {
144 set_cpu_possible(i
, true);
145 __cpu_number_map
[i
] = ++num
;
146 __cpu_logical_map
[num
] = i
;
149 printk(KERN_INFO
"Detected %i available secondary CPU(s)\n", num
);
152 static void __init
sb1250_prepare_cpus(unsigned int max_cpus
)
156 struct plat_smp_ops sb_smp_ops
= {
157 .send_ipi_single
= sb1250_send_ipi_single
,
158 .send_ipi_mask
= sb1250_send_ipi_mask
,
159 .init_secondary
= sb1250_init_secondary
,
160 .smp_finish
= sb1250_smp_finish
,
161 .cpus_done
= sb1250_cpus_done
,
162 .boot_secondary
= sb1250_boot_secondary
,
163 .smp_setup
= sb1250_smp_setup
,
164 .prepare_cpus
= sb1250_prepare_cpus
,
167 void sb1250_mailbox_interrupt(void)
169 int cpu
= smp_processor_id();
170 int irq
= K_INT_MBOX_0
;
173 kstat_incr_irqs_this_cpu(irq
, irq_to_desc(irq
));
174 /* Load the mailbox register to figure out what we're supposed to do */
175 action
= (____raw_readq(mailbox_regs
[cpu
]) >> 48) & 0xffff;
177 /* Clear the mailbox to clear the interrupt */
178 ____raw_writeq(((u64
)action
) << 48, mailbox_clear_regs
[cpu
]);
180 if (action
& SMP_RESCHEDULE_YOURSELF
)
183 if (action
& SMP_CALL_FUNCTION
)
184 smp_call_function_interrupt();