dccp: do not assume DCCP code is non preemptible
[linux/fpc-iii.git] / arch / x86 / kvm / lapic.h
blobf71183e502ee9ae917b8a8d1d4860a71df02d8f7
1 #ifndef __KVM_X86_LAPIC_H
2 #define __KVM_X86_LAPIC_H
4 #include <kvm/iodev.h>
6 #include <linux/kvm_host.h>
8 #define KVM_APIC_INIT 0
9 #define KVM_APIC_SIPI 1
11 struct kvm_timer {
12 struct hrtimer timer;
13 s64 period; /* unit: ns */
14 u32 timer_mode;
15 u32 timer_mode_mask;
16 u64 tscdeadline;
17 u64 expired_tscdeadline;
18 atomic_t pending; /* accumulated triggered timers */
21 struct kvm_lapic {
22 unsigned long base_address;
23 struct kvm_io_device dev;
24 struct kvm_timer lapic_timer;
25 u32 divide_count;
26 struct kvm_vcpu *vcpu;
27 bool sw_enabled;
28 bool irr_pending;
29 bool lvt0_in_nmi_mode;
30 /* Number of bits set in ISR. */
31 s16 isr_count;
32 /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
33 int highest_isr_cache;
34 /**
35 * APIC register page. The layout matches the register layout seen by
36 * the guest 1:1, because it is accessed by the vmx microcode.
37 * Note: Only one register, the TPR, is used by the microcode.
39 void *regs;
40 gpa_t vapic_addr;
41 struct gfn_to_hva_cache vapic_cache;
42 unsigned long pending_events;
43 unsigned int sipi_vector;
46 struct dest_map;
48 int kvm_create_lapic(struct kvm_vcpu *vcpu);
49 void kvm_free_lapic(struct kvm_vcpu *vcpu);
51 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
52 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
53 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
54 void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
55 void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
56 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
57 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
58 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
59 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
60 u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
61 void kvm_apic_set_version(struct kvm_vcpu *vcpu);
63 void __kvm_apic_update_irr(u32 *pir, void *regs);
64 void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
65 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
66 struct dest_map *dest_map);
67 int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
69 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
70 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
72 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
73 int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
74 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
75 struct kvm_lapic_state *s);
76 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
78 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
79 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
81 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
82 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
84 int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
85 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
86 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
88 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
89 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
91 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
92 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
94 static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
96 return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
99 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
100 void kvm_lapic_init(void);
102 static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
104 return *((u32 *) (apic->regs + reg_off));
107 extern struct static_key kvm_no_apic_vcpu;
109 static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
111 if (static_key_false(&kvm_no_apic_vcpu))
112 return vcpu->arch.apic;
113 return true;
116 extern struct static_key_deferred apic_hw_disabled;
118 static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
120 if (static_key_false(&apic_hw_disabled.key))
121 return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
122 return MSR_IA32_APICBASE_ENABLE;
125 extern struct static_key_deferred apic_sw_disabled;
127 static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
129 if (static_key_false(&apic_sw_disabled.key))
130 return apic->sw_enabled;
131 return true;
134 static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
136 return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
139 static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
141 return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
144 static inline int apic_x2apic_mode(struct kvm_lapic *apic)
146 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
149 static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
151 return vcpu->arch.apic && vcpu->arch.apicv_active;
154 static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
156 return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
159 static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
161 return (irq->delivery_mode == APIC_DM_LOWEST ||
162 irq->msi_redir_hint);
165 static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
167 return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
170 static inline int kvm_apic_id(struct kvm_lapic *apic)
172 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
175 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
177 void wait_lapic_expire(struct kvm_vcpu *vcpu);
179 bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
180 struct kvm_vcpu **dest_vcpu);
181 int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
182 const unsigned long *bitmap, u32 bitmap_size);
183 #endif