2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
3 * Copyright (c) 2008-2009 Marvell Semiconductor
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
11 #include <linux/delay.h>
12 #include <linux/jiffies.h>
13 #include <linux/list.h>
14 #include <linux/module.h>
15 #include <linux/netdevice.h>
16 #include <linux/phy.h>
18 #include "mv88e6060.h"
20 static int reg_read(struct dsa_switch
*ds
, int addr
, int reg
)
22 struct mii_bus
*bus
= dsa_host_dev_to_mii_bus(ds
->master_dev
);
27 return mdiobus_read_nested(bus
, ds
->pd
->sw_addr
+ addr
, reg
);
30 #define REG_READ(addr, reg) \
34 __ret = reg_read(ds, addr, reg); \
41 static int reg_write(struct dsa_switch
*ds
, int addr
, int reg
, u16 val
)
43 struct mii_bus
*bus
= dsa_host_dev_to_mii_bus(ds
->master_dev
);
48 return mdiobus_write_nested(bus
, ds
->pd
->sw_addr
+ addr
, reg
, val
);
51 #define REG_WRITE(addr, reg, val) \
55 __ret = reg_write(ds, addr, reg, val); \
60 static char *mv88e6060_probe(struct device
*dsa_dev
, struct device
*host_dev
,
61 int sw_addr
, void **priv
)
63 struct mii_bus
*bus
= dsa_host_dev_to_mii_bus(host_dev
);
70 ret
= mdiobus_read(bus
, sw_addr
+ REG_PORT(0), PORT_SWITCH_ID
);
72 if (ret
== PORT_SWITCH_ID_6060
)
73 return "Marvell 88E6060 (A0)";
74 if (ret
== PORT_SWITCH_ID_6060_R1
||
75 ret
== PORT_SWITCH_ID_6060_R2
)
76 return "Marvell 88E6060 (B0)";
77 if ((ret
& PORT_SWITCH_ID_6060_MASK
) == PORT_SWITCH_ID_6060
)
78 return "Marvell 88E6060";
84 static int mv88e6060_switch_reset(struct dsa_switch
*ds
)
88 unsigned long timeout
;
90 /* Set all ports to the disabled state. */
91 for (i
= 0; i
< MV88E6060_PORTS
; i
++) {
92 ret
= REG_READ(REG_PORT(i
), PORT_CONTROL
);
93 REG_WRITE(REG_PORT(i
), PORT_CONTROL
,
94 ret
& ~PORT_CONTROL_STATE_MASK
);
97 /* Wait for transmit queues to drain. */
98 usleep_range(2000, 4000);
100 /* Reset the switch. */
101 REG_WRITE(REG_GLOBAL
, GLOBAL_ATU_CONTROL
,
102 GLOBAL_ATU_CONTROL_SWRESET
|
103 GLOBAL_ATU_CONTROL_ATUSIZE_1024
|
104 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN
);
106 /* Wait up to one second for reset to complete. */
107 timeout
= jiffies
+ 1 * HZ
;
108 while (time_before(jiffies
, timeout
)) {
109 ret
= REG_READ(REG_GLOBAL
, GLOBAL_STATUS
);
110 if (ret
& GLOBAL_STATUS_INIT_READY
)
113 usleep_range(1000, 2000);
115 if (time_after(jiffies
, timeout
))
121 static int mv88e6060_setup_global(struct dsa_switch
*ds
)
123 /* Disable discarding of frames with excessive collisions,
124 * set the maximum frame size to 1536 bytes, and mask all
127 REG_WRITE(REG_GLOBAL
, GLOBAL_CONTROL
, GLOBAL_CONTROL_MAX_FRAME_1536
);
129 /* Enable automatic address learning, set the address
130 * database size to 1024 entries, and set the default aging
133 REG_WRITE(REG_GLOBAL
, GLOBAL_ATU_CONTROL
,
134 GLOBAL_ATU_CONTROL_ATUSIZE_1024
|
135 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN
);
140 static int mv88e6060_setup_port(struct dsa_switch
*ds
, int p
)
142 int addr
= REG_PORT(p
);
144 /* Do not force flow control, disable Ingress and Egress
145 * Header tagging, disable VLAN tunneling, and set the port
146 * state to Forwarding. Additionally, if this is the CPU
147 * port, enable Ingress and Egress Trailer tagging mode.
149 REG_WRITE(addr
, PORT_CONTROL
,
150 dsa_is_cpu_port(ds
, p
) ?
151 PORT_CONTROL_TRAILER
|
152 PORT_CONTROL_INGRESS_MODE
|
153 PORT_CONTROL_STATE_FORWARDING
:
154 PORT_CONTROL_STATE_FORWARDING
);
156 /* Port based VLAN map: give each port its own address
157 * database, allow the CPU port to talk to each of the 'real'
158 * ports, and allow each of the 'real' ports to only talk to
161 REG_WRITE(addr
, PORT_VLAN_MAP
,
162 ((p
& 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT
) |
163 (dsa_is_cpu_port(ds
, p
) ?
165 BIT(ds
->dst
->cpu_port
)));
167 /* Port Association Vector: when learning source addresses
168 * of packets, add the address to the address database using
169 * a port bitmap that has only the bit for this port set and
170 * the other bits clear.
172 REG_WRITE(addr
, PORT_ASSOC_VECTOR
, BIT(p
));
177 static int mv88e6060_setup(struct dsa_switch
*ds
)
182 ret
= mv88e6060_switch_reset(ds
);
186 /* @@@ initialise atu */
188 ret
= mv88e6060_setup_global(ds
);
192 for (i
= 0; i
< MV88E6060_PORTS
; i
++) {
193 ret
= mv88e6060_setup_port(ds
, i
);
201 static int mv88e6060_set_addr(struct dsa_switch
*ds
, u8
*addr
)
203 /* Use the same MAC Address as FD Pause frames for all ports */
204 REG_WRITE(REG_GLOBAL
, GLOBAL_MAC_01
, (addr
[0] << 9) | addr
[1]);
205 REG_WRITE(REG_GLOBAL
, GLOBAL_MAC_23
, (addr
[2] << 8) | addr
[3]);
206 REG_WRITE(REG_GLOBAL
, GLOBAL_MAC_45
, (addr
[4] << 8) | addr
[5]);
211 static int mv88e6060_port_to_phy_addr(int port
)
213 if (port
>= 0 && port
< MV88E6060_PORTS
)
218 static int mv88e6060_phy_read(struct dsa_switch
*ds
, int port
, int regnum
)
222 addr
= mv88e6060_port_to_phy_addr(port
);
226 return reg_read(ds
, addr
, regnum
);
230 mv88e6060_phy_write(struct dsa_switch
*ds
, int port
, int regnum
, u16 val
)
234 addr
= mv88e6060_port_to_phy_addr(port
);
238 return reg_write(ds
, addr
, regnum
, val
);
241 static struct dsa_switch_driver mv88e6060_switch_driver
= {
242 .tag_protocol
= DSA_TAG_PROTO_TRAILER
,
243 .probe
= mv88e6060_probe
,
244 .setup
= mv88e6060_setup
,
245 .set_addr
= mv88e6060_set_addr
,
246 .phy_read
= mv88e6060_phy_read
,
247 .phy_write
= mv88e6060_phy_write
,
250 static int __init
mv88e6060_init(void)
252 register_switch_driver(&mv88e6060_switch_driver
);
255 module_init(mv88e6060_init
);
257 static void __exit
mv88e6060_cleanup(void)
259 unregister_switch_driver(&mv88e6060_switch_driver
);
261 module_exit(mv88e6060_cleanup
);
263 MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
264 MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
265 MODULE_LICENSE("GPL");
266 MODULE_ALIAS("platform:mv88e6060");