1 /include/ "skeleton.dtsi"
4 compatible = "nvidia,tegra30";
5 interrupt-parent = <&intc>;
16 compatible = "nvidia,tegra30-host1x", "simple-bus";
17 reg = <0x50000000 0x00024000>;
18 interrupts = <0 65 0x04 /* mpcore syncpt */
19 0 67 0x04>; /* mpcore general */
20 clocks = <&tegra_car 28>;
25 ranges = <0x54000000 0x54000000 0x04000000>;
28 compatible = "nvidia,tegra30-mpe";
29 reg = <0x54040000 0x00040000>;
30 interrupts = <0 68 0x04>;
31 clocks = <&tegra_car 60>;
35 compatible = "nvidia,tegra30-vi";
36 reg = <0x54080000 0x00040000>;
37 interrupts = <0 69 0x04>;
38 clocks = <&tegra_car 164>;
42 compatible = "nvidia,tegra30-epp";
43 reg = <0x540c0000 0x00040000>;
44 interrupts = <0 70 0x04>;
45 clocks = <&tegra_car 19>;
49 compatible = "nvidia,tegra30-isp";
50 reg = <0x54100000 0x00040000>;
51 interrupts = <0 71 0x04>;
52 clocks = <&tegra_car 23>;
56 compatible = "nvidia,tegra30-gr2d";
57 reg = <0x54140000 0x00040000>;
58 interrupts = <0 72 0x04>;
59 clocks = <&tegra_car 21>;
63 compatible = "nvidia,tegra30-gr3d";
64 reg = <0x54180000 0x00040000>;
65 clocks = <&tegra_car 24 &tegra_car 98>;
66 clock-names = "3d", "3d2";
70 compatible = "nvidia,tegra30-dc";
71 reg = <0x54200000 0x00040000>;
72 interrupts = <0 73 0x04>;
73 clocks = <&tegra_car 27>, <&tegra_car 179>;
74 clock-names = "disp1", "parent";
82 compatible = "nvidia,tegra30-dc";
83 reg = <0x54240000 0x00040000>;
84 interrupts = <0 74 0x04>;
85 clocks = <&tegra_car 26>, <&tegra_car 179>;
86 clock-names = "disp2", "parent";
94 compatible = "nvidia,tegra30-hdmi";
95 reg = <0x54280000 0x00040000>;
96 interrupts = <0 75 0x04>;
97 clocks = <&tegra_car 51>, <&tegra_car 189>;
98 clock-names = "hdmi", "parent";
103 compatible = "nvidia,tegra30-tvo";
104 reg = <0x542c0000 0x00040000>;
105 interrupts = <0 76 0x04>;
106 clocks = <&tegra_car 169>;
111 compatible = "nvidia,tegra30-dsi";
112 reg = <0x54300000 0x00040000>;
113 clocks = <&tegra_car 48>;
119 compatible = "arm,cortex-a9-twd-timer";
120 reg = <0x50040600 0x20>;
121 interrupts = <1 13 0xf04>;
124 intc: interrupt-controller {
125 compatible = "arm,cortex-a9-gic";
126 reg = <0x50041000 0x1000
128 interrupt-controller;
129 #interrupt-cells = <3>;
133 compatible = "arm,pl310-cache";
134 reg = <0x50043000 0x1000>;
135 arm,data-latency = <6 6 2>;
136 arm,tag-latency = <5 5 2>;
142 compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
143 reg = <0x60005000 0x400>;
144 interrupts = <0 0 0x04
153 compatible = "nvidia,tegra30-car";
154 reg = <0x60006000 0x1000>;
159 compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
160 reg = <0x6000a000 0x1400>;
161 interrupts = <0 104 0x04
193 clocks = <&tegra_car 34>;
197 compatible = "nvidia,tegra30-ahb";
198 reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
202 compatible = "nvidia,tegra30-gpio";
203 reg = <0x6000d000 0x1000>;
204 interrupts = <0 32 0x04
214 #interrupt-cells = <2>;
215 interrupt-controller;
219 compatible = "nvidia,tegra30-pinmux";
220 reg = <0x70000868 0xd4 /* Pad control registers */
221 0x70003000 0x3e4>; /* Mux registers */
225 * There are two serial driver i.e. 8250 based simple serial
226 * driver and APB DMA based serial driver for higher baudrate
227 * and performace. To enable the 8250 based driver, the compatible
228 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
229 * the APB DMA based serial driver, the comptible is
230 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
232 uarta: serial@70006000 {
233 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
234 reg = <0x70006000 0x40>;
236 interrupts = <0 36 0x04>;
237 nvidia,dma-request-selector = <&apbdma 8>;
238 clocks = <&tegra_car 6>;
242 uartb: serial@70006040 {
243 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
244 reg = <0x70006040 0x40>;
246 interrupts = <0 37 0x04>;
247 nvidia,dma-request-selector = <&apbdma 9>;
248 clocks = <&tegra_car 160>;
252 uartc: serial@70006200 {
253 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
254 reg = <0x70006200 0x100>;
256 interrupts = <0 46 0x04>;
257 nvidia,dma-request-selector = <&apbdma 10>;
258 clocks = <&tegra_car 55>;
262 uartd: serial@70006300 {
263 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
264 reg = <0x70006300 0x100>;
266 interrupts = <0 90 0x04>;
267 nvidia,dma-request-selector = <&apbdma 19>;
268 clocks = <&tegra_car 65>;
272 uarte: serial@70006400 {
273 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
274 reg = <0x70006400 0x100>;
276 interrupts = <0 91 0x04>;
277 nvidia,dma-request-selector = <&apbdma 20>;
278 clocks = <&tegra_car 66>;
283 compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
284 reg = <0x7000a000 0x100>;
286 clocks = <&tegra_car 17>;
290 compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
291 reg = <0x7000e000 0x100>;
292 interrupts = <0 2 0x04>;
296 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
297 reg = <0x7000c000 0x100>;
298 interrupts = <0 38 0x04>;
299 #address-cells = <1>;
301 clocks = <&tegra_car 12>, <&tegra_car 182>;
302 clock-names = "div-clk", "fast-clk";
307 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
308 reg = <0x7000c400 0x100>;
309 interrupts = <0 84 0x04>;
310 #address-cells = <1>;
312 clocks = <&tegra_car 54>, <&tegra_car 182>;
313 clock-names = "div-clk", "fast-clk";
318 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
319 reg = <0x7000c500 0x100>;
320 interrupts = <0 92 0x04>;
321 #address-cells = <1>;
323 clocks = <&tegra_car 67>, <&tegra_car 182>;
324 clock-names = "div-clk", "fast-clk";
329 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
330 reg = <0x7000c700 0x100>;
331 interrupts = <0 120 0x04>;
332 #address-cells = <1>;
334 clocks = <&tegra_car 103>, <&tegra_car 182>;
335 clock-names = "div-clk", "fast-clk";
340 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
341 reg = <0x7000d000 0x100>;
342 interrupts = <0 53 0x04>;
343 #address-cells = <1>;
345 clocks = <&tegra_car 47>, <&tegra_car 182>;
346 clock-names = "div-clk", "fast-clk";
351 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
352 reg = <0x7000d400 0x200>;
353 interrupts = <0 59 0x04>;
354 nvidia,dma-request-selector = <&apbdma 15>;
355 #address-cells = <1>;
357 clocks = <&tegra_car 41>;
362 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
363 reg = <0x7000d600 0x200>;
364 interrupts = <0 82 0x04>;
365 nvidia,dma-request-selector = <&apbdma 16>;
366 #address-cells = <1>;
368 clocks = <&tegra_car 44>;
373 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
374 reg = <0x7000d480 0x200>;
375 interrupts = <0 83 0x04>;
376 nvidia,dma-request-selector = <&apbdma 17>;
377 #address-cells = <1>;
379 clocks = <&tegra_car 46>;
384 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
385 reg = <0x7000da00 0x200>;
386 interrupts = <0 93 0x04>;
387 nvidia,dma-request-selector = <&apbdma 18>;
388 #address-cells = <1>;
390 clocks = <&tegra_car 68>;
395 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
396 reg = <0x7000dc00 0x200>;
397 interrupts = <0 94 0x04>;
398 nvidia,dma-request-selector = <&apbdma 27>;
399 #address-cells = <1>;
401 clocks = <&tegra_car 104>;
406 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
407 reg = <0x7000de00 0x200>;
408 interrupts = <0 79 0x04>;
409 nvidia,dma-request-selector = <&apbdma 28>;
410 #address-cells = <1>;
412 clocks = <&tegra_car 105>;
417 compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
418 reg = <0x7000e200 0x100>;
419 interrupts = <0 85 0x04>;
420 clocks = <&tegra_car 36>;
425 compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
426 reg = <0x7000e400 0x400>;
430 compatible = "nvidia,tegra30-mc";
431 reg = <0x7000f000 0x010
435 interrupts = <0 77 0x04>;
439 compatible = "nvidia,tegra30-smmu";
440 reg = <0x7000f010 0x02c
443 nvidia,#asids = <4>; /* # of ASIDs */
444 dma-window = <0 0x40000000>; /* IOVA start & length */
449 compatible = "nvidia,tegra30-ahub";
450 reg = <0x70080000 0x200
452 interrupts = <0 103 0x04>;
453 nvidia,dma-request-selector = <&apbdma 1>;
454 clocks = <&tegra_car 106>, <&tegra_car 107>, <&tegra_car 30>,
455 <&tegra_car 11>, <&tegra_car 18>, <&tegra_car 101>,
456 <&tegra_car 102>, <&tegra_car 108>, <&tegra_car 109>,
457 <&tegra_car 110>, <&tegra_car 162>;
458 clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
459 "i2s3", "i2s4", "dam0", "dam1", "dam2",
462 #address-cells = <1>;
465 tegra_i2s0: i2s@70080300 {
466 compatible = "nvidia,tegra30-i2s";
467 reg = <0x70080300 0x100>;
468 nvidia,ahub-cif-ids = <4 4>;
469 clocks = <&tegra_car 30>;
473 tegra_i2s1: i2s@70080400 {
474 compatible = "nvidia,tegra30-i2s";
475 reg = <0x70080400 0x100>;
476 nvidia,ahub-cif-ids = <5 5>;
477 clocks = <&tegra_car 11>;
481 tegra_i2s2: i2s@70080500 {
482 compatible = "nvidia,tegra30-i2s";
483 reg = <0x70080500 0x100>;
484 nvidia,ahub-cif-ids = <6 6>;
485 clocks = <&tegra_car 18>;
489 tegra_i2s3: i2s@70080600 {
490 compatible = "nvidia,tegra30-i2s";
491 reg = <0x70080600 0x100>;
492 nvidia,ahub-cif-ids = <7 7>;
493 clocks = <&tegra_car 101>;
497 tegra_i2s4: i2s@70080700 {
498 compatible = "nvidia,tegra30-i2s";
499 reg = <0x70080700 0x100>;
500 nvidia,ahub-cif-ids = <8 8>;
501 clocks = <&tegra_car 102>;
507 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
508 reg = <0x78000000 0x200>;
509 interrupts = <0 14 0x04>;
510 clocks = <&tegra_car 14>;
515 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
516 reg = <0x78000200 0x200>;
517 interrupts = <0 15 0x04>;
518 clocks = <&tegra_car 9>;
523 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
524 reg = <0x78000400 0x200>;
525 interrupts = <0 19 0x04>;
526 clocks = <&tegra_car 69>;
531 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
532 reg = <0x78000600 0x200>;
533 interrupts = <0 31 0x04>;
534 clocks = <&tegra_car 15>;
539 #address-cells = <1>;
544 compatible = "arm,cortex-a9";
550 compatible = "arm,cortex-a9";
556 compatible = "arm,cortex-a9";
562 compatible = "arm,cortex-a9";
568 compatible = "arm,cortex-a9-pmu";
569 interrupts = <0 144 0x04