2 * ARM Ltd. Versatile Express
4 * CoreTile Express A5x2
5 * Cortex-A5 MPCore (V2P-CA5s)
15 arm,vexpress,site = <0xf>;
16 compatible = "arm,vexpress,v2p-ca5s", "arm,vexpress";
17 interrupt-parent = <&gic>;
24 serial0 = &v2m_serial0;
25 serial1 = &v2m_serial1;
26 serial2 = &v2m_serial2;
27 serial3 = &v2m_serial3;
38 compatible = "arm,cortex-a5";
40 next-level-cache = <&L2>;
45 compatible = "arm,cortex-a5";
47 next-level-cache = <&L2>;
52 device_type = "memory";
53 reg = <0x80000000 0x40000000>;
57 compatible = "arm,hdlcd";
58 reg = <0x2a110000 0x1000>;
59 interrupts = <0 85 4>;
61 clock-names = "pxlclk";
64 memory-controller@2a150000 {
65 compatible = "arm,pl341", "arm,primecell";
66 reg = <0x2a150000 0x1000>;
68 clock-names = "apb_pclk";
71 memory-controller@2a190000 {
72 compatible = "arm,pl354", "arm,primecell";
73 reg = <0x2a190000 0x1000>;
74 interrupts = <0 86 4>,
77 clock-names = "apb_pclk";
81 compatible = "arm,cortex-a5-scu";
82 reg = <0x2c000000 0x58>;
86 compatible = "arm,cortex-a5-twd-timer";
87 reg = <0x2c000600 0x20>;
88 interrupts = <1 13 0x304>;
92 compatible = "arm,cortex-a5-twd-wdt";
93 reg = <0x2c000620 0x20>;
94 interrupts = <1 14 0x304>;
97 gic: interrupt-controller@2c001000 {
98 compatible = "arm,cortex-a5-gic", "arm,cortex-a9-gic";
99 #interrupt-cells = <3>;
100 #address-cells = <0>;
101 interrupt-controller;
102 reg = <0x2c001000 0x1000>,
106 L2: cache-controller@2c0f0000 {
107 compatible = "arm,pl310-cache";
108 reg = <0x2c0f0000 0x1000>;
109 interrupts = <0 84 4>;
114 compatible = "arm,cortex-a5-pmu", "arm,cortex-a9-pmu";
115 interrupts = <0 68 4>,
120 compatible = "arm,vexpress,config-bus";
121 arm,vexpress,config-bridge = <&v2m_sysreg>;
124 /* CPU and internal AXI reference clock */
125 compatible = "arm,vexpress-osc";
126 arm,vexpress-sysreg,func = <1 0>;
127 freq-range = <50000000 100000000>;
129 clock-output-names = "oscclk0";
133 /* Multiplexed AXI master clock */
134 compatible = "arm,vexpress-osc";
135 arm,vexpress-sysreg,func = <1 1>;
136 freq-range = <5000000 50000000>;
138 clock-output-names = "oscclk1";
143 compatible = "arm,vexpress-osc";
144 arm,vexpress-sysreg,func = <1 2>;
145 freq-range = <80000000 120000000>;
147 clock-output-names = "oscclk2";
152 compatible = "arm,vexpress-osc";
153 arm,vexpress-sysreg,func = <1 3>;
154 freq-range = <23750000 165000000>;
156 clock-output-names = "oscclk3";
160 /* Test chip gate configuration */
161 compatible = "arm,vexpress-osc";
162 arm,vexpress-sysreg,func = <1 4>;
163 freq-range = <80000000 80000000>;
165 clock-output-names = "oscclk4";
170 compatible = "arm,vexpress-osc";
171 arm,vexpress-sysreg,func = <1 5>;
172 freq-range = <25000000 60000000>;
174 clock-output-names = "oscclk5";
178 /* DCC internal operating temperature */
179 compatible = "arm,vexpress-temp";
180 arm,vexpress-sysreg,func = <4 0>;
186 compatible = "simple-bus";
188 #address-cells = <2>;
190 ranges = <0 0 0x08000000 0x04000000>,
191 <1 0 0x14000000 0x04000000>,
192 <2 0 0x18000000 0x04000000>,
193 <3 0 0x1c000000 0x04000000>,
194 <4 0 0x0c000000 0x04000000>,
195 <5 0 0x10000000 0x04000000>;
197 #interrupt-cells = <1>;
198 interrupt-map-mask = <0 0 63>;
199 interrupt-map = <0 0 0 &gic 0 0 4>,
209 <0 0 10 &gic 0 10 4>,
210 <0 0 11 &gic 0 11 4>,
211 <0 0 12 &gic 0 12 4>,
212 <0 0 13 &gic 0 13 4>,
213 <0 0 14 &gic 0 14 4>,
214 <0 0 15 &gic 0 15 4>,
215 <0 0 16 &gic 0 16 4>,
216 <0 0 17 &gic 0 17 4>,
217 <0 0 18 &gic 0 18 4>,
218 <0 0 19 &gic 0 19 4>,
219 <0 0 20 &gic 0 20 4>,
220 <0 0 21 &gic 0 21 4>,
221 <0 0 22 &gic 0 22 4>,
222 <0 0 23 &gic 0 23 4>,
223 <0 0 24 &gic 0 24 4>,
224 <0 0 25 &gic 0 25 4>,
225 <0 0 26 &gic 0 26 4>,
226 <0 0 27 &gic 0 27 4>,
227 <0 0 28 &gic 0 28 4>,
228 <0 0 29 &gic 0 29 4>,
229 <0 0 30 &gic 0 30 4>,
230 <0 0 31 &gic 0 31 4>,
231 <0 0 32 &gic 0 32 4>,
232 <0 0 33 &gic 0 33 4>,
233 <0 0 34 &gic 0 34 4>,
234 <0 0 35 &gic 0 35 4>,
235 <0 0 36 &gic 0 36 4>,
236 <0 0 37 &gic 0 37 4>,
237 <0 0 38 &gic 0 38 4>,
238 <0 0 39 &gic 0 39 4>,
239 <0 0 40 &gic 0 40 4>,
240 <0 0 41 &gic 0 41 4>,
241 <0 0 42 &gic 0 42 4>;
243 /include/ "vexpress-v2m-rs1.dtsi"