2 * linux/arch/arm/common/timer-sp.c
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #include <linux/clk.h>
22 #include <linux/clocksource.h>
23 #include <linux/clockchips.h>
24 #include <linux/err.h>
25 #include <linux/interrupt.h>
26 #include <linux/irq.h>
29 #include <asm/sched_clock.h>
30 #include <asm/hardware/arm_timer.h>
32 static long __init
sp804_get_clock_rate(const char *name
)
38 clk
= clk_get_sys("sp804", name
);
40 pr_err("sp804: %s clock not found: %d\n", name
,
45 err
= clk_prepare(clk
);
47 pr_err("sp804: %s clock failed to prepare: %d\n", name
, err
);
52 err
= clk_enable(clk
);
54 pr_err("sp804: %s clock failed to enable: %d\n", name
, err
);
60 rate
= clk_get_rate(clk
);
62 pr_err("sp804: %s clock failed to get rate: %ld\n", name
, rate
);
71 static void __iomem
*sched_clock_base
;
73 static u32
sp804_read(void)
75 return ~readl_relaxed(sched_clock_base
+ TIMER_VALUE
);
78 void __init
__sp804_clocksource_and_sched_clock_init(void __iomem
*base
,
82 long rate
= sp804_get_clock_rate(name
);
87 /* setup timer 0 as free-running clocksource */
88 writel(0, base
+ TIMER_CTRL
);
89 writel(0xffffffff, base
+ TIMER_LOAD
);
90 writel(0xffffffff, base
+ TIMER_VALUE
);
91 writel(TIMER_CTRL_32BIT
| TIMER_CTRL_ENABLE
| TIMER_CTRL_PERIODIC
,
94 clocksource_mmio_init(base
+ TIMER_VALUE
, name
,
95 rate
, 200, 32, clocksource_mmio_readl_down
);
97 if (use_sched_clock
) {
98 sched_clock_base
= base
;
99 setup_sched_clock(sp804_read
, 32, rate
);
104 static void __iomem
*clkevt_base
;
105 static unsigned long clkevt_reload
;
108 * IRQ handler for the timer
110 static irqreturn_t
sp804_timer_interrupt(int irq
, void *dev_id
)
112 struct clock_event_device
*evt
= dev_id
;
114 /* clear the interrupt */
115 writel(1, clkevt_base
+ TIMER_INTCLR
);
117 evt
->event_handler(evt
);
122 static void sp804_set_mode(enum clock_event_mode mode
,
123 struct clock_event_device
*evt
)
125 unsigned long ctrl
= TIMER_CTRL_32BIT
| TIMER_CTRL_IE
;
127 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
130 case CLOCK_EVT_MODE_PERIODIC
:
131 writel(clkevt_reload
, clkevt_base
+ TIMER_LOAD
);
132 ctrl
|= TIMER_CTRL_PERIODIC
| TIMER_CTRL_ENABLE
;
135 case CLOCK_EVT_MODE_ONESHOT
:
136 /* period set, and timer enabled in 'next_event' hook */
137 ctrl
|= TIMER_CTRL_ONESHOT
;
140 case CLOCK_EVT_MODE_UNUSED
:
141 case CLOCK_EVT_MODE_SHUTDOWN
:
146 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
149 static int sp804_set_next_event(unsigned long next
,
150 struct clock_event_device
*evt
)
152 unsigned long ctrl
= readl(clkevt_base
+ TIMER_CTRL
);
154 writel(next
, clkevt_base
+ TIMER_LOAD
);
155 writel(ctrl
| TIMER_CTRL_ENABLE
, clkevt_base
+ TIMER_CTRL
);
160 static struct clock_event_device sp804_clockevent
= {
161 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
162 .set_mode
= sp804_set_mode
,
163 .set_next_event
= sp804_set_next_event
,
167 static struct irqaction sp804_timer_irq
= {
169 .flags
= IRQF_DISABLED
| IRQF_TIMER
| IRQF_IRQPOLL
,
170 .handler
= sp804_timer_interrupt
,
171 .dev_id
= &sp804_clockevent
,
174 void __init
sp804_clockevents_init(void __iomem
*base
, unsigned int irq
,
177 struct clock_event_device
*evt
= &sp804_clockevent
;
178 long rate
= sp804_get_clock_rate(name
);
184 clkevt_reload
= DIV_ROUND_CLOSEST(rate
, HZ
);
187 evt
->cpumask
= cpu_possible_mask
;
189 setup_irq(irq
, &sp804_timer_irq
);
190 clockevents_config_and_register(evt
, rate
, 0xf, 0xffffffff);