2 * i.MX IPUv3 Graphics driver
4 * Copyright (C) 2011 Sascha Hauer, Pengutronix
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 #include <linux/component.h>
16 #include <linux/module.h>
17 #include <linux/export.h>
18 #include <linux/device.h>
19 #include <linux/platform_device.h>
21 #include <drm/drm_atomic.h>
22 #include <drm/drm_atomic_helper.h>
23 #include <drm/drm_crtc_helper.h>
24 #include <linux/clk.h>
25 #include <linux/errno.h>
26 #include <drm/drm_gem_cma_helper.h>
27 #include <drm/drm_fb_cma_helper.h>
29 #include <video/imx-ipu-v3.h>
31 #include "ipuv3-plane.h"
33 #define DRIVER_DESC "i.MX IPUv3 Graphics"
38 struct imx_drm_crtc
*imx_crtc
;
40 /* plane[0] is the full plane, plane[1] is the partial plane */
41 struct ipu_plane
*plane
[2];
48 static inline struct ipu_crtc
*to_ipu_crtc(struct drm_crtc
*crtc
)
50 return container_of(crtc
, struct ipu_crtc
, base
);
53 static void ipu_crtc_atomic_enable(struct drm_crtc
*crtc
,
54 struct drm_crtc_state
*old_state
)
56 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
57 struct ipu_soc
*ipu
= dev_get_drvdata(ipu_crtc
->dev
->parent
);
61 ipu_dc_enable_channel(ipu_crtc
->dc
);
62 ipu_di_enable(ipu_crtc
->di
);
65 static void ipu_crtc_disable_planes(struct ipu_crtc
*ipu_crtc
,
66 struct drm_crtc_state
*old_crtc_state
)
68 bool disable_partial
= false;
69 bool disable_full
= false;
70 struct drm_plane
*plane
;
72 drm_atomic_crtc_state_for_each_plane(plane
, old_crtc_state
) {
73 if (plane
== &ipu_crtc
->plane
[0]->base
)
75 if (&ipu_crtc
->plane
[1] && plane
== &ipu_crtc
->plane
[1]->base
)
76 disable_partial
= true;
80 ipu_plane_disable(ipu_crtc
->plane
[1], true);
82 ipu_plane_disable(ipu_crtc
->plane
[0], false);
85 static void ipu_crtc_atomic_disable(struct drm_crtc
*crtc
,
86 struct drm_crtc_state
*old_crtc_state
)
88 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
89 struct ipu_soc
*ipu
= dev_get_drvdata(ipu_crtc
->dev
->parent
);
91 ipu_dc_disable_channel(ipu_crtc
->dc
);
92 ipu_di_disable(ipu_crtc
->di
);
94 * Planes must be disabled before DC clock is removed, as otherwise the
95 * attached IDMACs will be left in undefined state, possibly hanging
96 * the IPU or even system.
98 ipu_crtc_disable_planes(ipu_crtc
, old_crtc_state
);
100 ipu_prg_disable(ipu
);
102 spin_lock_irq(&crtc
->dev
->event_lock
);
103 if (crtc
->state
->event
) {
104 drm_crtc_send_vblank_event(crtc
, crtc
->state
->event
);
105 crtc
->state
->event
= NULL
;
107 spin_unlock_irq(&crtc
->dev
->event_lock
);
109 drm_crtc_vblank_off(crtc
);
112 static void imx_drm_crtc_reset(struct drm_crtc
*crtc
)
114 struct imx_crtc_state
*state
;
117 if (crtc
->state
->mode_blob
)
118 drm_property_blob_put(crtc
->state
->mode_blob
);
120 state
= to_imx_crtc_state(crtc
->state
);
121 memset(state
, 0, sizeof(*state
));
123 state
= kzalloc(sizeof(*state
), GFP_KERNEL
);
126 crtc
->state
= &state
->base
;
129 state
->base
.crtc
= crtc
;
132 static struct drm_crtc_state
*imx_drm_crtc_duplicate_state(struct drm_crtc
*crtc
)
134 struct imx_crtc_state
*state
;
136 state
= kzalloc(sizeof(*state
), GFP_KERNEL
);
140 __drm_atomic_helper_crtc_duplicate_state(crtc
, &state
->base
);
142 WARN_ON(state
->base
.crtc
!= crtc
);
143 state
->base
.crtc
= crtc
;
148 static void imx_drm_crtc_destroy_state(struct drm_crtc
*crtc
,
149 struct drm_crtc_state
*state
)
151 __drm_atomic_helper_crtc_destroy_state(state
);
152 kfree(to_imx_crtc_state(state
));
155 static int ipu_enable_vblank(struct drm_crtc
*crtc
)
157 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
159 enable_irq(ipu_crtc
->irq
);
164 static void ipu_disable_vblank(struct drm_crtc
*crtc
)
166 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
168 disable_irq_nosync(ipu_crtc
->irq
);
171 static const struct drm_crtc_funcs ipu_crtc_funcs
= {
172 .set_config
= drm_atomic_helper_set_config
,
173 .destroy
= drm_crtc_cleanup
,
174 .page_flip
= drm_atomic_helper_page_flip
,
175 .reset
= imx_drm_crtc_reset
,
176 .atomic_duplicate_state
= imx_drm_crtc_duplicate_state
,
177 .atomic_destroy_state
= imx_drm_crtc_destroy_state
,
178 .enable_vblank
= ipu_enable_vblank
,
179 .disable_vblank
= ipu_disable_vblank
,
182 static irqreturn_t
ipu_irq_handler(int irq
, void *dev_id
)
184 struct ipu_crtc
*ipu_crtc
= dev_id
;
186 drm_crtc_handle_vblank(&ipu_crtc
->base
);
191 static bool ipu_crtc_mode_fixup(struct drm_crtc
*crtc
,
192 const struct drm_display_mode
*mode
,
193 struct drm_display_mode
*adjusted_mode
)
195 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
199 drm_display_mode_to_videomode(adjusted_mode
, &vm
);
201 ret
= ipu_di_adjust_videomode(ipu_crtc
->di
, &vm
);
205 if ((vm
.vsync_len
== 0) || (vm
.hsync_len
== 0))
208 drm_display_mode_from_videomode(&vm
, adjusted_mode
);
213 static int ipu_crtc_atomic_check(struct drm_crtc
*crtc
,
214 struct drm_crtc_state
*state
)
216 u32 primary_plane_mask
= 1 << drm_plane_index(crtc
->primary
);
218 if (state
->active
&& (primary_plane_mask
& state
->plane_mask
) == 0)
224 static void ipu_crtc_atomic_begin(struct drm_crtc
*crtc
,
225 struct drm_crtc_state
*old_crtc_state
)
227 drm_crtc_vblank_on(crtc
);
230 static void ipu_crtc_atomic_flush(struct drm_crtc
*crtc
,
231 struct drm_crtc_state
*old_crtc_state
)
233 spin_lock_irq(&crtc
->dev
->event_lock
);
234 if (crtc
->state
->event
) {
235 WARN_ON(drm_crtc_vblank_get(crtc
));
236 drm_crtc_arm_vblank_event(crtc
, crtc
->state
->event
);
237 crtc
->state
->event
= NULL
;
239 spin_unlock_irq(&crtc
->dev
->event_lock
);
242 static void ipu_crtc_mode_set_nofb(struct drm_crtc
*crtc
)
244 struct drm_device
*dev
= crtc
->dev
;
245 struct drm_encoder
*encoder
;
246 struct ipu_crtc
*ipu_crtc
= to_ipu_crtc(crtc
);
247 struct drm_display_mode
*mode
= &crtc
->state
->adjusted_mode
;
248 struct imx_crtc_state
*imx_crtc_state
= to_imx_crtc_state(crtc
->state
);
249 struct ipu_di_signal_cfg sig_cfg
= {};
250 unsigned long encoder_types
= 0;
252 dev_dbg(ipu_crtc
->dev
, "%s: mode->hdisplay: %d\n", __func__
,
254 dev_dbg(ipu_crtc
->dev
, "%s: mode->vdisplay: %d\n", __func__
,
257 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
258 if (encoder
->crtc
== crtc
)
259 encoder_types
|= BIT(encoder
->encoder_type
);
262 dev_dbg(ipu_crtc
->dev
, "%s: attached to encoder types 0x%lx\n",
263 __func__
, encoder_types
);
266 * If we have DAC or LDB, then we need the IPU DI clock to be
267 * the same as the LDB DI clock. For TVDAC, derive the IPU DI
268 * clock from 27 MHz TVE_DI clock, but allow to divide it.
270 if (encoder_types
& (BIT(DRM_MODE_ENCODER_DAC
) |
271 BIT(DRM_MODE_ENCODER_LVDS
)))
272 sig_cfg
.clkflags
= IPU_DI_CLKMODE_SYNC
| IPU_DI_CLKMODE_EXT
;
273 else if (encoder_types
& BIT(DRM_MODE_ENCODER_TVDAC
))
274 sig_cfg
.clkflags
= IPU_DI_CLKMODE_EXT
;
276 sig_cfg
.clkflags
= 0;
278 sig_cfg
.enable_pol
= !(imx_crtc_state
->bus_flags
& DRM_BUS_FLAG_DE_LOW
);
279 /* Default to driving pixel data on negative clock edges */
280 sig_cfg
.clk_pol
= !!(imx_crtc_state
->bus_flags
&
281 DRM_BUS_FLAG_PIXDATA_POSEDGE
);
282 sig_cfg
.bus_format
= imx_crtc_state
->bus_format
;
283 sig_cfg
.v_to_h_sync
= 0;
284 sig_cfg
.hsync_pin
= imx_crtc_state
->di_hsync_pin
;
285 sig_cfg
.vsync_pin
= imx_crtc_state
->di_vsync_pin
;
287 drm_display_mode_to_videomode(mode
, &sig_cfg
.mode
);
289 ipu_dc_init_sync(ipu_crtc
->dc
, ipu_crtc
->di
,
290 mode
->flags
& DRM_MODE_FLAG_INTERLACE
,
291 imx_crtc_state
->bus_format
, mode
->hdisplay
);
292 ipu_di_init_sync_panel(ipu_crtc
->di
, &sig_cfg
);
295 static const struct drm_crtc_helper_funcs ipu_helper_funcs
= {
296 .mode_fixup
= ipu_crtc_mode_fixup
,
297 .mode_set_nofb
= ipu_crtc_mode_set_nofb
,
298 .atomic_check
= ipu_crtc_atomic_check
,
299 .atomic_begin
= ipu_crtc_atomic_begin
,
300 .atomic_flush
= ipu_crtc_atomic_flush
,
301 .atomic_disable
= ipu_crtc_atomic_disable
,
302 .atomic_enable
= ipu_crtc_atomic_enable
,
305 static void ipu_put_resources(struct ipu_crtc
*ipu_crtc
)
307 if (!IS_ERR_OR_NULL(ipu_crtc
->dc
))
308 ipu_dc_put(ipu_crtc
->dc
);
309 if (!IS_ERR_OR_NULL(ipu_crtc
->di
))
310 ipu_di_put(ipu_crtc
->di
);
313 static int ipu_get_resources(struct ipu_crtc
*ipu_crtc
,
314 struct ipu_client_platformdata
*pdata
)
316 struct ipu_soc
*ipu
= dev_get_drvdata(ipu_crtc
->dev
->parent
);
319 ipu_crtc
->dc
= ipu_dc_get(ipu
, pdata
->dc
);
320 if (IS_ERR(ipu_crtc
->dc
)) {
321 ret
= PTR_ERR(ipu_crtc
->dc
);
325 ipu_crtc
->di
= ipu_di_get(ipu
, pdata
->di
);
326 if (IS_ERR(ipu_crtc
->di
)) {
327 ret
= PTR_ERR(ipu_crtc
->di
);
333 ipu_put_resources(ipu_crtc
);
338 static int ipu_crtc_init(struct ipu_crtc
*ipu_crtc
,
339 struct ipu_client_platformdata
*pdata
, struct drm_device
*drm
)
341 struct ipu_soc
*ipu
= dev_get_drvdata(ipu_crtc
->dev
->parent
);
342 struct drm_crtc
*crtc
= &ipu_crtc
->base
;
346 ret
= ipu_get_resources(ipu_crtc
, pdata
);
348 dev_err(ipu_crtc
->dev
, "getting resources failed with %d.\n",
354 dp
= IPU_DP_FLOW_SYNC_BG
;
355 ipu_crtc
->plane
[0] = ipu_plane_init(drm
, ipu
, pdata
->dma
[0], dp
, 0,
356 DRM_PLANE_TYPE_PRIMARY
);
357 if (IS_ERR(ipu_crtc
->plane
[0])) {
358 ret
= PTR_ERR(ipu_crtc
->plane
[0]);
359 goto err_put_resources
;
362 crtc
->port
= pdata
->of_node
;
363 drm_crtc_helper_add(crtc
, &ipu_helper_funcs
);
364 drm_crtc_init_with_planes(drm
, crtc
, &ipu_crtc
->plane
[0]->base
, NULL
,
365 &ipu_crtc_funcs
, NULL
);
367 ret
= ipu_plane_get_resources(ipu_crtc
->plane
[0]);
369 dev_err(ipu_crtc
->dev
, "getting plane 0 resources failed with %d.\n",
371 goto err_put_resources
;
374 /* If this crtc is using the DP, add an overlay plane */
375 if (pdata
->dp
>= 0 && pdata
->dma
[1] > 0) {
376 ipu_crtc
->plane
[1] = ipu_plane_init(drm
, ipu
, pdata
->dma
[1],
378 drm_crtc_mask(&ipu_crtc
->base
),
379 DRM_PLANE_TYPE_OVERLAY
);
380 if (IS_ERR(ipu_crtc
->plane
[1])) {
381 ipu_crtc
->plane
[1] = NULL
;
383 ret
= ipu_plane_get_resources(ipu_crtc
->plane
[1]);
385 dev_err(ipu_crtc
->dev
, "getting plane 1 "
386 "resources failed with %d.\n", ret
);
387 goto err_put_plane0_res
;
392 ipu_crtc
->irq
= ipu_plane_irq(ipu_crtc
->plane
[0]);
393 ret
= devm_request_irq(ipu_crtc
->dev
, ipu_crtc
->irq
, ipu_irq_handler
, 0,
394 "imx_drm", ipu_crtc
);
396 dev_err(ipu_crtc
->dev
, "irq request failed with %d.\n", ret
);
397 goto err_put_plane1_res
;
399 /* Only enable IRQ when we actually need it to trigger work. */
400 disable_irq(ipu_crtc
->irq
);
405 if (ipu_crtc
->plane
[1])
406 ipu_plane_put_resources(ipu_crtc
->plane
[1]);
408 ipu_plane_put_resources(ipu_crtc
->plane
[0]);
410 ipu_put_resources(ipu_crtc
);
415 static int ipu_drm_bind(struct device
*dev
, struct device
*master
, void *data
)
417 struct ipu_client_platformdata
*pdata
= dev
->platform_data
;
418 struct drm_device
*drm
= data
;
419 struct ipu_crtc
*ipu_crtc
;
422 ipu_crtc
= devm_kzalloc(dev
, sizeof(*ipu_crtc
), GFP_KERNEL
);
428 ret
= ipu_crtc_init(ipu_crtc
, pdata
, drm
);
432 dev_set_drvdata(dev
, ipu_crtc
);
437 static void ipu_drm_unbind(struct device
*dev
, struct device
*master
,
440 struct ipu_crtc
*ipu_crtc
= dev_get_drvdata(dev
);
442 ipu_put_resources(ipu_crtc
);
443 if (ipu_crtc
->plane
[1])
444 ipu_plane_put_resources(ipu_crtc
->plane
[1]);
445 ipu_plane_put_resources(ipu_crtc
->plane
[0]);
448 static const struct component_ops ipu_crtc_ops
= {
449 .bind
= ipu_drm_bind
,
450 .unbind
= ipu_drm_unbind
,
453 static int ipu_drm_probe(struct platform_device
*pdev
)
455 struct device
*dev
= &pdev
->dev
;
458 if (!dev
->platform_data
)
461 ret
= dma_set_coherent_mask(dev
, DMA_BIT_MASK(32));
465 return component_add(dev
, &ipu_crtc_ops
);
468 static int ipu_drm_remove(struct platform_device
*pdev
)
470 component_del(&pdev
->dev
, &ipu_crtc_ops
);
474 struct platform_driver ipu_drm_driver
= {
476 .name
= "imx-ipuv3-crtc",
478 .probe
= ipu_drm_probe
,
479 .remove
= ipu_drm_remove
,