bpf: Prevent memory disambiguation attack
[linux/fpc-iii.git] / drivers / gpu / drm / radeon / radeon_device.c
blob0bbc23175d498f0561f1ea6c1c10f90d66fdafde
1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
28 #include <linux/console.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/vgaarb.h>
35 #include <linux/vga_switcheroo.h>
36 #include <linux/efi.h>
37 #include "radeon_reg.h"
38 #include "radeon.h"
39 #include "atom.h"
41 static const char radeon_family_name[][16] = {
42 "R100",
43 "RV100",
44 "RS100",
45 "RV200",
46 "RS200",
47 "R200",
48 "RV250",
49 "RS300",
50 "RV280",
51 "R300",
52 "R350",
53 "RV350",
54 "RV380",
55 "R420",
56 "R423",
57 "RV410",
58 "RS400",
59 "RS480",
60 "RS600",
61 "RS690",
62 "RS740",
63 "RV515",
64 "R520",
65 "RV530",
66 "RV560",
67 "RV570",
68 "R580",
69 "R600",
70 "RV610",
71 "RV630",
72 "RV670",
73 "RV620",
74 "RV635",
75 "RS780",
76 "RS880",
77 "RV770",
78 "RV730",
79 "RV710",
80 "RV740",
81 "CEDAR",
82 "REDWOOD",
83 "JUNIPER",
84 "CYPRESS",
85 "HEMLOCK",
86 "PALM",
87 "SUMO",
88 "SUMO2",
89 "BARTS",
90 "TURKS",
91 "CAICOS",
92 "CAYMAN",
93 "ARUBA",
94 "TAHITI",
95 "PITCAIRN",
96 "VERDE",
97 "OLAND",
98 "HAINAN",
99 "BONAIRE",
100 "KAVERI",
101 "KABINI",
102 "HAWAII",
103 "MULLINS",
104 "LAST",
107 #if defined(CONFIG_VGA_SWITCHEROO)
108 bool radeon_has_atpx_dgpu_power_cntl(void);
109 bool radeon_is_atpx_hybrid(void);
110 #else
111 static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
112 static inline bool radeon_is_atpx_hybrid(void) { return false; }
113 #endif
115 #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
117 struct radeon_px_quirk {
118 u32 chip_vendor;
119 u32 chip_device;
120 u32 subsys_vendor;
121 u32 subsys_device;
122 u32 px_quirk_flags;
125 static struct radeon_px_quirk radeon_px_quirk_list[] = {
126 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
127 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
129 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
130 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
131 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
133 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
134 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
135 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
137 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
138 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
139 * https://bugs.freedesktop.org/show_bug.cgi?id=101491
141 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
142 /* Asus K73TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
143 * https://bugzilla.kernel.org/show_bug.cgi?id=51381#c52
145 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2123, RADEON_PX_QUIRK_DISABLE_PX },
146 { 0, 0, 0, 0, 0 },
149 bool radeon_is_px(struct drm_device *dev)
151 struct radeon_device *rdev = dev->dev_private;
153 if (rdev->flags & RADEON_IS_PX)
154 return true;
155 return false;
158 static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
160 struct radeon_px_quirk *p = radeon_px_quirk_list;
162 /* Apply PX quirks */
163 while (p && p->chip_device != 0) {
164 if (rdev->pdev->vendor == p->chip_vendor &&
165 rdev->pdev->device == p->chip_device &&
166 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
167 rdev->pdev->subsystem_device == p->subsys_device) {
168 rdev->px_quirk_flags = p->px_quirk_flags;
169 break;
171 ++p;
174 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
175 rdev->flags &= ~RADEON_IS_PX;
177 /* disable PX is the system doesn't support dGPU power control or hybrid gfx */
178 if (!radeon_is_atpx_hybrid() &&
179 !radeon_has_atpx_dgpu_power_cntl())
180 rdev->flags &= ~RADEON_IS_PX;
184 * radeon_program_register_sequence - program an array of registers.
186 * @rdev: radeon_device pointer
187 * @registers: pointer to the register array
188 * @array_size: size of the register array
190 * Programs an array or registers with and and or masks.
191 * This is a helper for setting golden registers.
193 void radeon_program_register_sequence(struct radeon_device *rdev,
194 const u32 *registers,
195 const u32 array_size)
197 u32 tmp, reg, and_mask, or_mask;
198 int i;
200 if (array_size % 3)
201 return;
203 for (i = 0; i < array_size; i +=3) {
204 reg = registers[i + 0];
205 and_mask = registers[i + 1];
206 or_mask = registers[i + 2];
208 if (and_mask == 0xffffffff) {
209 tmp = or_mask;
210 } else {
211 tmp = RREG32(reg);
212 tmp &= ~and_mask;
213 tmp |= or_mask;
215 WREG32(reg, tmp);
219 void radeon_pci_config_reset(struct radeon_device *rdev)
221 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
225 * radeon_surface_init - Clear GPU surface registers.
227 * @rdev: radeon_device pointer
229 * Clear GPU surface registers (r1xx-r5xx).
231 void radeon_surface_init(struct radeon_device *rdev)
233 /* FIXME: check this out */
234 if (rdev->family < CHIP_R600) {
235 int i;
237 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
238 if (rdev->surface_regs[i].bo)
239 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
240 else
241 radeon_clear_surface_reg(rdev, i);
243 /* enable surfaces */
244 WREG32(RADEON_SURFACE_CNTL, 0);
249 * GPU scratch registers helpers function.
252 * radeon_scratch_init - Init scratch register driver information.
254 * @rdev: radeon_device pointer
256 * Init CP scratch register driver information (r1xx-r5xx)
258 void radeon_scratch_init(struct radeon_device *rdev)
260 int i;
262 /* FIXME: check this out */
263 if (rdev->family < CHIP_R300) {
264 rdev->scratch.num_reg = 5;
265 } else {
266 rdev->scratch.num_reg = 7;
268 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
269 for (i = 0; i < rdev->scratch.num_reg; i++) {
270 rdev->scratch.free[i] = true;
271 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
276 * radeon_scratch_get - Allocate a scratch register
278 * @rdev: radeon_device pointer
279 * @reg: scratch register mmio offset
281 * Allocate a CP scratch register for use by the driver (all asics).
282 * Returns 0 on success or -EINVAL on failure.
284 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
286 int i;
288 for (i = 0; i < rdev->scratch.num_reg; i++) {
289 if (rdev->scratch.free[i]) {
290 rdev->scratch.free[i] = false;
291 *reg = rdev->scratch.reg[i];
292 return 0;
295 return -EINVAL;
299 * radeon_scratch_free - Free a scratch register
301 * @rdev: radeon_device pointer
302 * @reg: scratch register mmio offset
304 * Free a CP scratch register allocated for use by the driver (all asics)
306 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
308 int i;
310 for (i = 0; i < rdev->scratch.num_reg; i++) {
311 if (rdev->scratch.reg[i] == reg) {
312 rdev->scratch.free[i] = true;
313 return;
319 * GPU doorbell aperture helpers function.
322 * radeon_doorbell_init - Init doorbell driver information.
324 * @rdev: radeon_device pointer
326 * Init doorbell driver information (CIK)
327 * Returns 0 on success, error on failure.
329 static int radeon_doorbell_init(struct radeon_device *rdev)
331 /* doorbell bar mapping */
332 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
333 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
335 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
336 if (rdev->doorbell.num_doorbells == 0)
337 return -EINVAL;
339 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
340 if (rdev->doorbell.ptr == NULL) {
341 return -ENOMEM;
343 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
344 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
346 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
348 return 0;
352 * radeon_doorbell_fini - Tear down doorbell driver information.
354 * @rdev: radeon_device pointer
356 * Tear down doorbell driver information (CIK)
358 static void radeon_doorbell_fini(struct radeon_device *rdev)
360 iounmap(rdev->doorbell.ptr);
361 rdev->doorbell.ptr = NULL;
365 * radeon_doorbell_get - Allocate a doorbell entry
367 * @rdev: radeon_device pointer
368 * @doorbell: doorbell index
370 * Allocate a doorbell for use by the driver (all asics).
371 * Returns 0 on success or -EINVAL on failure.
373 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
375 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
376 if (offset < rdev->doorbell.num_doorbells) {
377 __set_bit(offset, rdev->doorbell.used);
378 *doorbell = offset;
379 return 0;
380 } else {
381 return -EINVAL;
386 * radeon_doorbell_free - Free a doorbell entry
388 * @rdev: radeon_device pointer
389 * @doorbell: doorbell index
391 * Free a doorbell allocated for use by the driver (all asics)
393 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
395 if (doorbell < rdev->doorbell.num_doorbells)
396 __clear_bit(doorbell, rdev->doorbell.used);
400 * radeon_wb_*()
401 * Writeback is the the method by which the the GPU updates special pages
402 * in memory with the status of certain GPU events (fences, ring pointers,
403 * etc.).
407 * radeon_wb_disable - Disable Writeback
409 * @rdev: radeon_device pointer
411 * Disables Writeback (all asics). Used for suspend.
413 void radeon_wb_disable(struct radeon_device *rdev)
415 rdev->wb.enabled = false;
419 * radeon_wb_fini - Disable Writeback and free memory
421 * @rdev: radeon_device pointer
423 * Disables Writeback and frees the Writeback memory (all asics).
424 * Used at driver shutdown.
426 void radeon_wb_fini(struct radeon_device *rdev)
428 radeon_wb_disable(rdev);
429 if (rdev->wb.wb_obj) {
430 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
431 radeon_bo_kunmap(rdev->wb.wb_obj);
432 radeon_bo_unpin(rdev->wb.wb_obj);
433 radeon_bo_unreserve(rdev->wb.wb_obj);
435 radeon_bo_unref(&rdev->wb.wb_obj);
436 rdev->wb.wb = NULL;
437 rdev->wb.wb_obj = NULL;
442 * radeon_wb_init- Init Writeback driver info and allocate memory
444 * @rdev: radeon_device pointer
446 * Disables Writeback and frees the Writeback memory (all asics).
447 * Used at driver startup.
448 * Returns 0 on success or an -error on failure.
450 int radeon_wb_init(struct radeon_device *rdev)
452 int r;
454 if (rdev->wb.wb_obj == NULL) {
455 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
456 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
457 &rdev->wb.wb_obj);
458 if (r) {
459 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
460 return r;
462 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
463 if (unlikely(r != 0)) {
464 radeon_wb_fini(rdev);
465 return r;
467 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
468 &rdev->wb.gpu_addr);
469 if (r) {
470 radeon_bo_unreserve(rdev->wb.wb_obj);
471 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
472 radeon_wb_fini(rdev);
473 return r;
475 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
476 radeon_bo_unreserve(rdev->wb.wb_obj);
477 if (r) {
478 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
479 radeon_wb_fini(rdev);
480 return r;
484 /* clear wb memory */
485 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
486 /* disable event_write fences */
487 rdev->wb.use_event = false;
488 /* disabled via module param */
489 if (radeon_no_wb == 1) {
490 rdev->wb.enabled = false;
491 } else {
492 if (rdev->flags & RADEON_IS_AGP) {
493 /* often unreliable on AGP */
494 rdev->wb.enabled = false;
495 } else if (rdev->family < CHIP_R300) {
496 /* often unreliable on pre-r300 */
497 rdev->wb.enabled = false;
498 } else {
499 rdev->wb.enabled = true;
500 /* event_write fences are only available on r600+ */
501 if (rdev->family >= CHIP_R600) {
502 rdev->wb.use_event = true;
506 /* always use writeback/events on NI, APUs */
507 if (rdev->family >= CHIP_PALM) {
508 rdev->wb.enabled = true;
509 rdev->wb.use_event = true;
512 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
514 return 0;
518 * radeon_vram_location - try to find VRAM location
519 * @rdev: radeon device structure holding all necessary informations
520 * @mc: memory controller structure holding memory informations
521 * @base: base address at which to put VRAM
523 * Function will place try to place VRAM at base address provided
524 * as parameter (which is so far either PCI aperture address or
525 * for IGP TOM base address).
527 * If there is not enough space to fit the unvisible VRAM in the 32bits
528 * address space then we limit the VRAM size to the aperture.
530 * If we are using AGP and if the AGP aperture doesn't allow us to have
531 * room for all the VRAM than we restrict the VRAM to the PCI aperture
532 * size and print a warning.
534 * This function will never fails, worst case are limiting VRAM.
536 * Note: GTT start, end, size should be initialized before calling this
537 * function on AGP platform.
539 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
540 * this shouldn't be a problem as we are using the PCI aperture as a reference.
541 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
542 * not IGP.
544 * Note: we use mc_vram_size as on some board we need to program the mc to
545 * cover the whole aperture even if VRAM size is inferior to aperture size
546 * Novell bug 204882 + along with lots of ubuntu ones
548 * Note: when limiting vram it's safe to overwritte real_vram_size because
549 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
550 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
551 * ones)
553 * Note: IGP TOM addr should be the same as the aperture addr, we don't
554 * explicitly check for that thought.
556 * FIXME: when reducing VRAM size align new size on power of 2.
558 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
560 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
562 mc->vram_start = base;
563 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
564 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
565 mc->real_vram_size = mc->aper_size;
566 mc->mc_vram_size = mc->aper_size;
568 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
569 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
570 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
571 mc->real_vram_size = mc->aper_size;
572 mc->mc_vram_size = mc->aper_size;
574 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
575 if (limit && limit < mc->real_vram_size)
576 mc->real_vram_size = limit;
577 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
578 mc->mc_vram_size >> 20, mc->vram_start,
579 mc->vram_end, mc->real_vram_size >> 20);
583 * radeon_gtt_location - try to find GTT location
584 * @rdev: radeon device structure holding all necessary informations
585 * @mc: memory controller structure holding memory informations
587 * Function will place try to place GTT before or after VRAM.
589 * If GTT size is bigger than space left then we ajust GTT size.
590 * Thus function will never fails.
592 * FIXME: when reducing GTT size align new size on power of 2.
594 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
596 u64 size_af, size_bf;
598 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
599 size_bf = mc->vram_start & ~mc->gtt_base_align;
600 if (size_bf > size_af) {
601 if (mc->gtt_size > size_bf) {
602 dev_warn(rdev->dev, "limiting GTT\n");
603 mc->gtt_size = size_bf;
605 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
606 } else {
607 if (mc->gtt_size > size_af) {
608 dev_warn(rdev->dev, "limiting GTT\n");
609 mc->gtt_size = size_af;
611 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
613 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
614 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
615 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
619 * GPU helpers function.
623 * radeon_device_is_virtual - check if we are running is a virtual environment
625 * Check if the asic has been passed through to a VM (all asics).
626 * Used at driver startup.
627 * Returns true if virtual or false if not.
629 bool radeon_device_is_virtual(void)
631 #ifdef CONFIG_X86
632 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
633 #else
634 return false;
635 #endif
639 * radeon_card_posted - check if the hw has already been initialized
641 * @rdev: radeon_device pointer
643 * Check if the asic has been initialized (all asics).
644 * Used at driver startup.
645 * Returns true if initialized or false if not.
647 bool radeon_card_posted(struct radeon_device *rdev)
649 uint32_t reg;
651 /* for pass through, always force asic_init for CI */
652 if (rdev->family >= CHIP_BONAIRE &&
653 radeon_device_is_virtual())
654 return false;
656 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
657 if (efi_enabled(EFI_BOOT) &&
658 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
659 (rdev->family < CHIP_R600))
660 return false;
662 if (ASIC_IS_NODCE(rdev))
663 goto check_memsize;
665 /* first check CRTCs */
666 if (ASIC_IS_DCE4(rdev)) {
667 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
668 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
669 if (rdev->num_crtc >= 4) {
670 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
671 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
673 if (rdev->num_crtc >= 6) {
674 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
675 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
677 if (reg & EVERGREEN_CRTC_MASTER_EN)
678 return true;
679 } else if (ASIC_IS_AVIVO(rdev)) {
680 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
681 RREG32(AVIVO_D2CRTC_CONTROL);
682 if (reg & AVIVO_CRTC_EN) {
683 return true;
685 } else {
686 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
687 RREG32(RADEON_CRTC2_GEN_CNTL);
688 if (reg & RADEON_CRTC_EN) {
689 return true;
693 check_memsize:
694 /* then check MEM_SIZE, in case the crtcs are off */
695 if (rdev->family >= CHIP_R600)
696 reg = RREG32(R600_CONFIG_MEMSIZE);
697 else
698 reg = RREG32(RADEON_CONFIG_MEMSIZE);
700 if (reg)
701 return true;
703 return false;
708 * radeon_update_bandwidth_info - update display bandwidth params
710 * @rdev: radeon_device pointer
712 * Used when sclk/mclk are switched or display modes are set.
713 * params are used to calculate display watermarks (all asics)
715 void radeon_update_bandwidth_info(struct radeon_device *rdev)
717 fixed20_12 a;
718 u32 sclk = rdev->pm.current_sclk;
719 u32 mclk = rdev->pm.current_mclk;
721 /* sclk/mclk in Mhz */
722 a.full = dfixed_const(100);
723 rdev->pm.sclk.full = dfixed_const(sclk);
724 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
725 rdev->pm.mclk.full = dfixed_const(mclk);
726 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
728 if (rdev->flags & RADEON_IS_IGP) {
729 a.full = dfixed_const(16);
730 /* core_bandwidth = sclk(Mhz) * 16 */
731 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
736 * radeon_boot_test_post_card - check and possibly initialize the hw
738 * @rdev: radeon_device pointer
740 * Check if the asic is initialized and if not, attempt to initialize
741 * it (all asics).
742 * Returns true if initialized or false if not.
744 bool radeon_boot_test_post_card(struct radeon_device *rdev)
746 if (radeon_card_posted(rdev))
747 return true;
749 if (rdev->bios) {
750 DRM_INFO("GPU not posted. posting now...\n");
751 if (rdev->is_atom_bios)
752 atom_asic_init(rdev->mode_info.atom_context);
753 else
754 radeon_combios_asic_init(rdev->ddev);
755 return true;
756 } else {
757 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
758 return false;
763 * radeon_dummy_page_init - init dummy page used by the driver
765 * @rdev: radeon_device pointer
767 * Allocate the dummy page used by the driver (all asics).
768 * This dummy page is used by the driver as a filler for gart entries
769 * when pages are taken out of the GART
770 * Returns 0 on sucess, -ENOMEM on failure.
772 int radeon_dummy_page_init(struct radeon_device *rdev)
774 if (rdev->dummy_page.page)
775 return 0;
776 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
777 if (rdev->dummy_page.page == NULL)
778 return -ENOMEM;
779 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
780 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
781 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
782 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
783 __free_page(rdev->dummy_page.page);
784 rdev->dummy_page.page = NULL;
785 return -ENOMEM;
787 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
788 RADEON_GART_PAGE_DUMMY);
789 return 0;
793 * radeon_dummy_page_fini - free dummy page used by the driver
795 * @rdev: radeon_device pointer
797 * Frees the dummy page used by the driver (all asics).
799 void radeon_dummy_page_fini(struct radeon_device *rdev)
801 if (rdev->dummy_page.page == NULL)
802 return;
803 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
804 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
805 __free_page(rdev->dummy_page.page);
806 rdev->dummy_page.page = NULL;
810 /* ATOM accessor methods */
812 * ATOM is an interpreted byte code stored in tables in the vbios. The
813 * driver registers callbacks to access registers and the interpreter
814 * in the driver parses the tables and executes then to program specific
815 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
816 * atombios.h, and atom.c
820 * cail_pll_read - read PLL register
822 * @info: atom card_info pointer
823 * @reg: PLL register offset
825 * Provides a PLL register accessor for the atom interpreter (r4xx+).
826 * Returns the value of the PLL register.
828 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
830 struct radeon_device *rdev = info->dev->dev_private;
831 uint32_t r;
833 r = rdev->pll_rreg(rdev, reg);
834 return r;
838 * cail_pll_write - write PLL register
840 * @info: atom card_info pointer
841 * @reg: PLL register offset
842 * @val: value to write to the pll register
844 * Provides a PLL register accessor for the atom interpreter (r4xx+).
846 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
848 struct radeon_device *rdev = info->dev->dev_private;
850 rdev->pll_wreg(rdev, reg, val);
854 * cail_mc_read - read MC (Memory Controller) register
856 * @info: atom card_info pointer
857 * @reg: MC register offset
859 * Provides an MC register accessor for the atom interpreter (r4xx+).
860 * Returns the value of the MC register.
862 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
864 struct radeon_device *rdev = info->dev->dev_private;
865 uint32_t r;
867 r = rdev->mc_rreg(rdev, reg);
868 return r;
872 * cail_mc_write - write MC (Memory Controller) register
874 * @info: atom card_info pointer
875 * @reg: MC register offset
876 * @val: value to write to the pll register
878 * Provides a MC register accessor for the atom interpreter (r4xx+).
880 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
882 struct radeon_device *rdev = info->dev->dev_private;
884 rdev->mc_wreg(rdev, reg, val);
888 * cail_reg_write - write MMIO register
890 * @info: atom card_info pointer
891 * @reg: MMIO register offset
892 * @val: value to write to the pll register
894 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
896 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
898 struct radeon_device *rdev = info->dev->dev_private;
900 WREG32(reg*4, val);
904 * cail_reg_read - read MMIO register
906 * @info: atom card_info pointer
907 * @reg: MMIO register offset
909 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
910 * Returns the value of the MMIO register.
912 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
914 struct radeon_device *rdev = info->dev->dev_private;
915 uint32_t r;
917 r = RREG32(reg*4);
918 return r;
922 * cail_ioreg_write - write IO register
924 * @info: atom card_info pointer
925 * @reg: IO register offset
926 * @val: value to write to the pll register
928 * Provides a IO register accessor for the atom interpreter (r4xx+).
930 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
932 struct radeon_device *rdev = info->dev->dev_private;
934 WREG32_IO(reg*4, val);
938 * cail_ioreg_read - read IO register
940 * @info: atom card_info pointer
941 * @reg: IO register offset
943 * Provides an IO register accessor for the atom interpreter (r4xx+).
944 * Returns the value of the IO register.
946 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
948 struct radeon_device *rdev = info->dev->dev_private;
949 uint32_t r;
951 r = RREG32_IO(reg*4);
952 return r;
956 * radeon_atombios_init - init the driver info and callbacks for atombios
958 * @rdev: radeon_device pointer
960 * Initializes the driver info and register access callbacks for the
961 * ATOM interpreter (r4xx+).
962 * Returns 0 on sucess, -ENOMEM on failure.
963 * Called at driver startup.
965 int radeon_atombios_init(struct radeon_device *rdev)
967 struct card_info *atom_card_info =
968 kzalloc(sizeof(struct card_info), GFP_KERNEL);
970 if (!atom_card_info)
971 return -ENOMEM;
973 rdev->mode_info.atom_card_info = atom_card_info;
974 atom_card_info->dev = rdev->ddev;
975 atom_card_info->reg_read = cail_reg_read;
976 atom_card_info->reg_write = cail_reg_write;
977 /* needed for iio ops */
978 if (rdev->rio_mem) {
979 atom_card_info->ioreg_read = cail_ioreg_read;
980 atom_card_info->ioreg_write = cail_ioreg_write;
981 } else {
982 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
983 atom_card_info->ioreg_read = cail_reg_read;
984 atom_card_info->ioreg_write = cail_reg_write;
986 atom_card_info->mc_read = cail_mc_read;
987 atom_card_info->mc_write = cail_mc_write;
988 atom_card_info->pll_read = cail_pll_read;
989 atom_card_info->pll_write = cail_pll_write;
991 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
992 if (!rdev->mode_info.atom_context) {
993 radeon_atombios_fini(rdev);
994 return -ENOMEM;
997 mutex_init(&rdev->mode_info.atom_context->mutex);
998 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
999 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
1000 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
1001 return 0;
1005 * radeon_atombios_fini - free the driver info and callbacks for atombios
1007 * @rdev: radeon_device pointer
1009 * Frees the driver info and register access callbacks for the ATOM
1010 * interpreter (r4xx+).
1011 * Called at driver shutdown.
1013 void radeon_atombios_fini(struct radeon_device *rdev)
1015 if (rdev->mode_info.atom_context) {
1016 kfree(rdev->mode_info.atom_context->scratch);
1018 kfree(rdev->mode_info.atom_context);
1019 rdev->mode_info.atom_context = NULL;
1020 kfree(rdev->mode_info.atom_card_info);
1021 rdev->mode_info.atom_card_info = NULL;
1024 /* COMBIOS */
1026 * COMBIOS is the bios format prior to ATOM. It provides
1027 * command tables similar to ATOM, but doesn't have a unified
1028 * parser. See radeon_combios.c
1032 * radeon_combios_init - init the driver info for combios
1034 * @rdev: radeon_device pointer
1036 * Initializes the driver info for combios (r1xx-r3xx).
1037 * Returns 0 on sucess.
1038 * Called at driver startup.
1040 int radeon_combios_init(struct radeon_device *rdev)
1042 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1043 return 0;
1047 * radeon_combios_fini - free the driver info for combios
1049 * @rdev: radeon_device pointer
1051 * Frees the driver info for combios (r1xx-r3xx).
1052 * Called at driver shutdown.
1054 void radeon_combios_fini(struct radeon_device *rdev)
1058 /* if we get transitioned to only one device, take VGA back */
1060 * radeon_vga_set_decode - enable/disable vga decode
1062 * @cookie: radeon_device pointer
1063 * @state: enable/disable vga decode
1065 * Enable/disable vga decode (all asics).
1066 * Returns VGA resource flags.
1068 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1070 struct radeon_device *rdev = cookie;
1071 radeon_vga_set_state(rdev, state);
1072 if (state)
1073 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1074 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1075 else
1076 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1080 * radeon_check_pot_argument - check that argument is a power of two
1082 * @arg: value to check
1084 * Validates that a certain argument is a power of two (all asics).
1085 * Returns true if argument is valid.
1087 static bool radeon_check_pot_argument(int arg)
1089 return (arg & (arg - 1)) == 0;
1093 * Determine a sensible default GART size according to ASIC family.
1095 * @family ASIC family name
1097 static int radeon_gart_size_auto(enum radeon_family family)
1099 /* default to a larger gart size on newer asics */
1100 if (family >= CHIP_TAHITI)
1101 return 2048;
1102 else if (family >= CHIP_RV770)
1103 return 1024;
1104 else
1105 return 512;
1109 * radeon_check_arguments - validate module params
1111 * @rdev: radeon_device pointer
1113 * Validates certain module parameters and updates
1114 * the associated values used by the driver (all asics).
1116 static void radeon_check_arguments(struct radeon_device *rdev)
1118 /* vramlimit must be a power of two */
1119 if (!radeon_check_pot_argument(radeon_vram_limit)) {
1120 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1121 radeon_vram_limit);
1122 radeon_vram_limit = 0;
1125 if (radeon_gart_size == -1) {
1126 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1128 /* gtt size must be power of two and greater or equal to 32M */
1129 if (radeon_gart_size < 32) {
1130 dev_warn(rdev->dev, "gart size (%d) too small\n",
1131 radeon_gart_size);
1132 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1133 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
1134 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1135 radeon_gart_size);
1136 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1138 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1140 /* AGP mode can only be -1, 1, 2, 4, 8 */
1141 switch (radeon_agpmode) {
1142 case -1:
1143 case 0:
1144 case 1:
1145 case 2:
1146 case 4:
1147 case 8:
1148 break;
1149 default:
1150 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1151 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1152 radeon_agpmode = 0;
1153 break;
1156 if (!radeon_check_pot_argument(radeon_vm_size)) {
1157 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1158 radeon_vm_size);
1159 radeon_vm_size = 4;
1162 if (radeon_vm_size < 1) {
1163 dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
1164 radeon_vm_size);
1165 radeon_vm_size = 4;
1169 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1171 if (radeon_vm_size > 1024) {
1172 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1173 radeon_vm_size);
1174 radeon_vm_size = 4;
1177 /* defines number of bits in page table versus page directory,
1178 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1179 * page table and the remaining bits are in the page directory */
1180 if (radeon_vm_block_size == -1) {
1182 /* Total bits covered by PD + PTs */
1183 unsigned bits = ilog2(radeon_vm_size) + 18;
1185 /* Make sure the PD is 4K in size up to 8GB address space.
1186 Above that split equal between PD and PTs */
1187 if (radeon_vm_size <= 8)
1188 radeon_vm_block_size = bits - 9;
1189 else
1190 radeon_vm_block_size = (bits + 3) / 2;
1192 } else if (radeon_vm_block_size < 9) {
1193 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1194 radeon_vm_block_size);
1195 radeon_vm_block_size = 9;
1198 if (radeon_vm_block_size > 24 ||
1199 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1200 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1201 radeon_vm_block_size);
1202 radeon_vm_block_size = 9;
1207 * radeon_switcheroo_set_state - set switcheroo state
1209 * @pdev: pci dev pointer
1210 * @state: vga_switcheroo state
1212 * Callback for the switcheroo driver. Suspends or resumes the
1213 * the asics before or after it is powered up using ACPI methods.
1215 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1217 struct drm_device *dev = pci_get_drvdata(pdev);
1219 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1220 return;
1222 if (state == VGA_SWITCHEROO_ON) {
1223 pr_info("radeon: switched on\n");
1224 /* don't suspend or resume card normally */
1225 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1227 radeon_resume_kms(dev, true, true);
1229 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1230 drm_kms_helper_poll_enable(dev);
1231 } else {
1232 pr_info("radeon: switched off\n");
1233 drm_kms_helper_poll_disable(dev);
1234 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1235 radeon_suspend_kms(dev, true, true, false);
1236 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1241 * radeon_switcheroo_can_switch - see if switcheroo state can change
1243 * @pdev: pci dev pointer
1245 * Callback for the switcheroo driver. Check of the switcheroo
1246 * state can be changed.
1247 * Returns true if the state can be changed, false if not.
1249 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1251 struct drm_device *dev = pci_get_drvdata(pdev);
1254 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1255 * locking inversion with the driver load path. And the access here is
1256 * completely racy anyway. So don't bother with locking for now.
1258 return dev->open_count == 0;
1261 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1262 .set_gpu_state = radeon_switcheroo_set_state,
1263 .reprobe = NULL,
1264 .can_switch = radeon_switcheroo_can_switch,
1268 * radeon_device_init - initialize the driver
1270 * @rdev: radeon_device pointer
1271 * @pdev: drm dev pointer
1272 * @pdev: pci dev pointer
1273 * @flags: driver flags
1275 * Initializes the driver info and hw (all asics).
1276 * Returns 0 for success or an error on failure.
1277 * Called at driver startup.
1279 int radeon_device_init(struct radeon_device *rdev,
1280 struct drm_device *ddev,
1281 struct pci_dev *pdev,
1282 uint32_t flags)
1284 int r, i;
1285 int dma_bits;
1286 bool runtime = false;
1288 rdev->shutdown = false;
1289 rdev->dev = &pdev->dev;
1290 rdev->ddev = ddev;
1291 rdev->pdev = pdev;
1292 rdev->flags = flags;
1293 rdev->family = flags & RADEON_FAMILY_MASK;
1294 rdev->is_atom_bios = false;
1295 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1296 rdev->mc.gtt_size = 512 * 1024 * 1024;
1297 rdev->accel_working = false;
1298 /* set up ring ids */
1299 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1300 rdev->ring[i].idx = i;
1302 rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS);
1304 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1305 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1306 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1308 /* mutex initialization are all done here so we
1309 * can recall function without having locking issues */
1310 mutex_init(&rdev->ring_lock);
1311 mutex_init(&rdev->dc_hw_i2c_mutex);
1312 atomic_set(&rdev->ih.lock, 0);
1313 mutex_init(&rdev->gem.mutex);
1314 mutex_init(&rdev->pm.mutex);
1315 mutex_init(&rdev->gpu_clock_mutex);
1316 mutex_init(&rdev->srbm_mutex);
1317 init_rwsem(&rdev->pm.mclk_lock);
1318 init_rwsem(&rdev->exclusive_lock);
1319 init_waitqueue_head(&rdev->irq.vblank_queue);
1320 mutex_init(&rdev->mn_lock);
1321 hash_init(rdev->mn_hash);
1322 r = radeon_gem_init(rdev);
1323 if (r)
1324 return r;
1326 radeon_check_arguments(rdev);
1327 /* Adjust VM size here.
1328 * Max GPUVM size for cayman+ is 40 bits.
1330 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1332 /* Set asic functions */
1333 r = radeon_asic_init(rdev);
1334 if (r)
1335 return r;
1337 /* all of the newer IGP chips have an internal gart
1338 * However some rs4xx report as AGP, so remove that here.
1340 if ((rdev->family >= CHIP_RS400) &&
1341 (rdev->flags & RADEON_IS_IGP)) {
1342 rdev->flags &= ~RADEON_IS_AGP;
1345 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1346 radeon_agp_disable(rdev);
1349 /* Set the internal MC address mask
1350 * This is the max address of the GPU's
1351 * internal address space.
1353 if (rdev->family >= CHIP_CAYMAN)
1354 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1355 else if (rdev->family >= CHIP_CEDAR)
1356 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1357 else
1358 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1360 /* set DMA mask + need_dma32 flags.
1361 * PCIE - can handle 40-bits.
1362 * IGP - can handle 40-bits
1363 * AGP - generally dma32 is safest
1364 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1366 rdev->need_dma32 = false;
1367 if (rdev->flags & RADEON_IS_AGP)
1368 rdev->need_dma32 = true;
1369 if ((rdev->flags & RADEON_IS_PCI) &&
1370 (rdev->family <= CHIP_RS740))
1371 rdev->need_dma32 = true;
1372 #ifdef CONFIG_PPC64
1373 if (rdev->family == CHIP_CEDAR)
1374 rdev->need_dma32 = true;
1375 #endif
1377 dma_bits = rdev->need_dma32 ? 32 : 40;
1378 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1379 if (r) {
1380 rdev->need_dma32 = true;
1381 dma_bits = 32;
1382 pr_warn("radeon: No suitable DMA available\n");
1384 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1385 if (r) {
1386 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1387 pr_warn("radeon: No coherent DMA available\n");
1390 /* Registers mapping */
1391 /* TODO: block userspace mapping of io register */
1392 spin_lock_init(&rdev->mmio_idx_lock);
1393 spin_lock_init(&rdev->smc_idx_lock);
1394 spin_lock_init(&rdev->pll_idx_lock);
1395 spin_lock_init(&rdev->mc_idx_lock);
1396 spin_lock_init(&rdev->pcie_idx_lock);
1397 spin_lock_init(&rdev->pciep_idx_lock);
1398 spin_lock_init(&rdev->pif_idx_lock);
1399 spin_lock_init(&rdev->cg_idx_lock);
1400 spin_lock_init(&rdev->uvd_idx_lock);
1401 spin_lock_init(&rdev->rcu_idx_lock);
1402 spin_lock_init(&rdev->didt_idx_lock);
1403 spin_lock_init(&rdev->end_idx_lock);
1404 if (rdev->family >= CHIP_BONAIRE) {
1405 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1406 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1407 } else {
1408 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1409 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1411 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1412 if (rdev->rmmio == NULL)
1413 return -ENOMEM;
1415 /* doorbell bar mapping */
1416 if (rdev->family >= CHIP_BONAIRE)
1417 radeon_doorbell_init(rdev);
1419 /* io port mapping */
1420 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1421 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1422 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1423 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1424 break;
1427 if (rdev->rio_mem == NULL)
1428 DRM_ERROR("Unable to find PCI I/O BAR\n");
1430 if (rdev->flags & RADEON_IS_PX)
1431 radeon_device_handle_px_quirks(rdev);
1433 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1434 /* this will fail for cards that aren't VGA class devices, just
1435 * ignore it */
1436 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1438 if (rdev->flags & RADEON_IS_PX)
1439 runtime = true;
1440 if (!pci_is_thunderbolt_attached(rdev->pdev))
1441 vga_switcheroo_register_client(rdev->pdev,
1442 &radeon_switcheroo_ops, runtime);
1443 if (runtime)
1444 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1446 r = radeon_init(rdev);
1447 if (r)
1448 goto failed;
1450 r = radeon_gem_debugfs_init(rdev);
1451 if (r) {
1452 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1455 r = radeon_mst_debugfs_init(rdev);
1456 if (r) {
1457 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1460 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1461 /* Acceleration not working on AGP card try again
1462 * with fallback to PCI or PCIE GART
1464 radeon_asic_reset(rdev);
1465 radeon_fini(rdev);
1466 radeon_agp_disable(rdev);
1467 r = radeon_init(rdev);
1468 if (r)
1469 goto failed;
1472 r = radeon_ib_ring_tests(rdev);
1473 if (r)
1474 DRM_ERROR("ib ring test failed (%d).\n", r);
1477 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1478 * after the CP ring have chew one packet at least. Hence here we stop
1479 * and restart DPM after the radeon_ib_ring_tests().
1481 if (rdev->pm.dpm_enabled &&
1482 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1483 (rdev->family == CHIP_TURKS) &&
1484 (rdev->flags & RADEON_IS_MOBILITY)) {
1485 mutex_lock(&rdev->pm.mutex);
1486 radeon_dpm_disable(rdev);
1487 radeon_dpm_enable(rdev);
1488 mutex_unlock(&rdev->pm.mutex);
1491 if ((radeon_testing & 1)) {
1492 if (rdev->accel_working)
1493 radeon_test_moves(rdev);
1494 else
1495 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1497 if ((radeon_testing & 2)) {
1498 if (rdev->accel_working)
1499 radeon_test_syncing(rdev);
1500 else
1501 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1503 if (radeon_benchmarking) {
1504 if (rdev->accel_working)
1505 radeon_benchmark(rdev, radeon_benchmarking);
1506 else
1507 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1509 return 0;
1511 failed:
1512 /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1513 if (radeon_is_px(ddev))
1514 pm_runtime_put_noidle(ddev->dev);
1515 if (runtime)
1516 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1517 return r;
1521 * radeon_device_fini - tear down the driver
1523 * @rdev: radeon_device pointer
1525 * Tear down the driver info (all asics).
1526 * Called at driver shutdown.
1528 void radeon_device_fini(struct radeon_device *rdev)
1530 DRM_INFO("radeon: finishing device.\n");
1531 rdev->shutdown = true;
1532 /* evict vram memory */
1533 radeon_bo_evict_vram(rdev);
1534 radeon_fini(rdev);
1535 if (!pci_is_thunderbolt_attached(rdev->pdev))
1536 vga_switcheroo_unregister_client(rdev->pdev);
1537 if (rdev->flags & RADEON_IS_PX)
1538 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1539 vga_client_register(rdev->pdev, NULL, NULL, NULL);
1540 if (rdev->rio_mem)
1541 pci_iounmap(rdev->pdev, rdev->rio_mem);
1542 rdev->rio_mem = NULL;
1543 iounmap(rdev->rmmio);
1544 rdev->rmmio = NULL;
1545 if (rdev->family >= CHIP_BONAIRE)
1546 radeon_doorbell_fini(rdev);
1551 * Suspend & resume.
1554 * radeon_suspend_kms - initiate device suspend
1556 * @pdev: drm dev pointer
1557 * @state: suspend state
1559 * Puts the hw in the suspend state (all asics).
1560 * Returns 0 for success or an error on failure.
1561 * Called at driver suspend.
1563 int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1564 bool fbcon, bool freeze)
1566 struct radeon_device *rdev;
1567 struct drm_crtc *crtc;
1568 struct drm_connector *connector;
1569 int i, r;
1571 if (dev == NULL || dev->dev_private == NULL) {
1572 return -ENODEV;
1575 rdev = dev->dev_private;
1577 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1578 return 0;
1580 drm_kms_helper_poll_disable(dev);
1582 drm_modeset_lock_all(dev);
1583 /* turn off display hw */
1584 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1585 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1587 drm_modeset_unlock_all(dev);
1589 /* unpin the front buffers and cursors */
1590 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1591 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1592 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1593 struct radeon_bo *robj;
1595 if (radeon_crtc->cursor_bo) {
1596 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1597 r = radeon_bo_reserve(robj, false);
1598 if (r == 0) {
1599 radeon_bo_unpin(robj);
1600 radeon_bo_unreserve(robj);
1604 if (rfb == NULL || rfb->obj == NULL) {
1605 continue;
1607 robj = gem_to_radeon_bo(rfb->obj);
1608 /* don't unpin kernel fb objects */
1609 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1610 r = radeon_bo_reserve(robj, false);
1611 if (r == 0) {
1612 radeon_bo_unpin(robj);
1613 radeon_bo_unreserve(robj);
1617 /* evict vram memory */
1618 radeon_bo_evict_vram(rdev);
1620 /* wait for gpu to finish processing current batch */
1621 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1622 r = radeon_fence_wait_empty(rdev, i);
1623 if (r) {
1624 /* delay GPU reset to resume */
1625 radeon_fence_driver_force_completion(rdev, i);
1629 radeon_save_bios_scratch_regs(rdev);
1631 radeon_suspend(rdev);
1632 radeon_hpd_fini(rdev);
1633 /* evict remaining vram memory
1634 * This second call to evict vram is to evict the gart page table
1635 * using the CPU.
1637 radeon_bo_evict_vram(rdev);
1639 radeon_agp_suspend(rdev);
1641 pci_save_state(dev->pdev);
1642 if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) {
1643 rdev->asic->asic_reset(rdev, true);
1644 pci_restore_state(dev->pdev);
1645 } else if (suspend) {
1646 /* Shut down the device */
1647 pci_disable_device(dev->pdev);
1648 pci_set_power_state(dev->pdev, PCI_D3hot);
1651 if (fbcon) {
1652 console_lock();
1653 radeon_fbdev_set_suspend(rdev, 1);
1654 console_unlock();
1656 return 0;
1660 * radeon_resume_kms - initiate device resume
1662 * @pdev: drm dev pointer
1664 * Bring the hw back to operating state (all asics).
1665 * Returns 0 for success or an error on failure.
1666 * Called at driver resume.
1668 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1670 struct drm_connector *connector;
1671 struct radeon_device *rdev = dev->dev_private;
1672 struct drm_crtc *crtc;
1673 int r;
1675 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1676 return 0;
1678 if (fbcon) {
1679 console_lock();
1681 if (resume) {
1682 pci_set_power_state(dev->pdev, PCI_D0);
1683 pci_restore_state(dev->pdev);
1684 if (pci_enable_device(dev->pdev)) {
1685 if (fbcon)
1686 console_unlock();
1687 return -1;
1690 /* resume AGP if in use */
1691 radeon_agp_resume(rdev);
1692 radeon_resume(rdev);
1694 r = radeon_ib_ring_tests(rdev);
1695 if (r)
1696 DRM_ERROR("ib ring test failed (%d).\n", r);
1698 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1699 /* do dpm late init */
1700 r = radeon_pm_late_init(rdev);
1701 if (r) {
1702 rdev->pm.dpm_enabled = false;
1703 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1705 } else {
1706 /* resume old pm late */
1707 radeon_pm_resume(rdev);
1710 radeon_restore_bios_scratch_regs(rdev);
1712 /* pin cursors */
1713 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1714 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1716 if (radeon_crtc->cursor_bo) {
1717 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1718 r = radeon_bo_reserve(robj, false);
1719 if (r == 0) {
1720 /* Only 27 bit offset for legacy cursor */
1721 r = radeon_bo_pin_restricted(robj,
1722 RADEON_GEM_DOMAIN_VRAM,
1723 ASIC_IS_AVIVO(rdev) ?
1724 0 : 1 << 27,
1725 &radeon_crtc->cursor_addr);
1726 if (r != 0)
1727 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1728 radeon_bo_unreserve(robj);
1733 /* init dig PHYs, disp eng pll */
1734 if (rdev->is_atom_bios) {
1735 radeon_atom_encoder_init(rdev);
1736 radeon_atom_disp_eng_pll_init(rdev);
1737 /* turn on the BL */
1738 if (rdev->mode_info.bl_encoder) {
1739 u8 bl_level = radeon_get_backlight_level(rdev,
1740 rdev->mode_info.bl_encoder);
1741 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1742 bl_level);
1745 /* reset hpd state */
1746 radeon_hpd_init(rdev);
1747 /* blat the mode back in */
1748 if (fbcon) {
1749 drm_helper_resume_force_mode(dev);
1750 /* turn on display hw */
1751 drm_modeset_lock_all(dev);
1752 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1753 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1755 drm_modeset_unlock_all(dev);
1758 drm_kms_helper_poll_enable(dev);
1760 /* set the power state here in case we are a PX system or headless */
1761 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1762 radeon_pm_compute_clocks(rdev);
1764 if (fbcon) {
1765 radeon_fbdev_set_suspend(rdev, 0);
1766 console_unlock();
1769 return 0;
1773 * radeon_gpu_reset - reset the asic
1775 * @rdev: radeon device pointer
1777 * Attempt the reset the GPU if it has hung (all asics).
1778 * Returns 0 for success or an error on failure.
1780 int radeon_gpu_reset(struct radeon_device *rdev)
1782 unsigned ring_sizes[RADEON_NUM_RINGS];
1783 uint32_t *ring_data[RADEON_NUM_RINGS];
1785 bool saved = false;
1787 int i, r;
1788 int resched;
1790 down_write(&rdev->exclusive_lock);
1792 if (!rdev->needs_reset) {
1793 up_write(&rdev->exclusive_lock);
1794 return 0;
1797 atomic_inc(&rdev->gpu_reset_counter);
1799 radeon_save_bios_scratch_regs(rdev);
1800 /* block TTM */
1801 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1802 radeon_suspend(rdev);
1803 radeon_hpd_fini(rdev);
1805 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1806 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1807 &ring_data[i]);
1808 if (ring_sizes[i]) {
1809 saved = true;
1810 dev_info(rdev->dev, "Saved %d dwords of commands "
1811 "on ring %d.\n", ring_sizes[i], i);
1815 r = radeon_asic_reset(rdev);
1816 if (!r) {
1817 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1818 radeon_resume(rdev);
1821 radeon_restore_bios_scratch_regs(rdev);
1823 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1824 if (!r && ring_data[i]) {
1825 radeon_ring_restore(rdev, &rdev->ring[i],
1826 ring_sizes[i], ring_data[i]);
1827 } else {
1828 radeon_fence_driver_force_completion(rdev, i);
1829 kfree(ring_data[i]);
1833 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1834 /* do dpm late init */
1835 r = radeon_pm_late_init(rdev);
1836 if (r) {
1837 rdev->pm.dpm_enabled = false;
1838 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1840 } else {
1841 /* resume old pm late */
1842 radeon_pm_resume(rdev);
1845 /* init dig PHYs, disp eng pll */
1846 if (rdev->is_atom_bios) {
1847 radeon_atom_encoder_init(rdev);
1848 radeon_atom_disp_eng_pll_init(rdev);
1849 /* turn on the BL */
1850 if (rdev->mode_info.bl_encoder) {
1851 u8 bl_level = radeon_get_backlight_level(rdev,
1852 rdev->mode_info.bl_encoder);
1853 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1854 bl_level);
1857 /* reset hpd state */
1858 radeon_hpd_init(rdev);
1860 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1862 rdev->in_reset = true;
1863 rdev->needs_reset = false;
1865 downgrade_write(&rdev->exclusive_lock);
1867 drm_helper_resume_force_mode(rdev->ddev);
1869 /* set the power state here in case we are a PX system or headless */
1870 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1871 radeon_pm_compute_clocks(rdev);
1873 if (!r) {
1874 r = radeon_ib_ring_tests(rdev);
1875 if (r && saved)
1876 r = -EAGAIN;
1877 } else {
1878 /* bad news, how to tell it to userspace ? */
1879 dev_info(rdev->dev, "GPU reset failed\n");
1882 rdev->needs_reset = r == -EAGAIN;
1883 rdev->in_reset = false;
1885 up_read(&rdev->exclusive_lock);
1886 return r;
1891 * Debugfs
1893 int radeon_debugfs_add_files(struct radeon_device *rdev,
1894 struct drm_info_list *files,
1895 unsigned nfiles)
1897 unsigned i;
1899 for (i = 0; i < rdev->debugfs_count; i++) {
1900 if (rdev->debugfs[i].files == files) {
1901 /* Already registered */
1902 return 0;
1906 i = rdev->debugfs_count + 1;
1907 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1908 DRM_ERROR("Reached maximum number of debugfs components.\n");
1909 DRM_ERROR("Report so we increase "
1910 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1911 return -EINVAL;
1913 rdev->debugfs[rdev->debugfs_count].files = files;
1914 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1915 rdev->debugfs_count = i;
1916 #if defined(CONFIG_DEBUG_FS)
1917 drm_debugfs_create_files(files, nfiles,
1918 rdev->ddev->primary->debugfs_root,
1919 rdev->ddev->primary);
1920 #endif
1921 return 0;