2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994-1996 Linus Torvalds & authors
8 * Copied from i386; many of the especially older MIPS or ISA-based platforms
9 * are basically identical. Using this file probably implies i8259 PIC
10 * support in a system but the very least interrupt numbers 0 - 15 need to
11 * be put aside for legacy devices.
13 #ifndef __ASM_MACH_GENERIC_IDE_H
14 #define __ASM_MACH_GENERIC_IDE_H
18 #include <linux/pci.h>
19 #include <linux/stddef.h>
20 #include <asm/processor.h>
22 /* MIPS port and memory-mapped I/O string operations. */
23 static inline void __ide_flush_prologue(void)
26 if (cpu_has_dc_aliases
)
31 static inline void __ide_flush_epilogue(void)
34 if (cpu_has_dc_aliases
)
39 static inline void __ide_flush_dcache_range(unsigned long addr
, unsigned long size
)
41 if (cpu_has_dc_aliases
) {
42 unsigned long end
= addr
+ size
;
45 local_flush_data_cache_page((void *)addr
);
52 * insw() and gang might be called with interrupts disabled, so we can't
53 * send IPIs for flushing due to the potencial of deadlocks, see the comment
54 * above smp_call_function() in arch/mips/kernel/smp.c. We work around the
55 * problem by disabling preemption so we know we actually perform the flush
56 * on the processor that actually has the lines to be flushed which hopefully
57 * is even better for performance anyway.
59 static inline void __ide_insw(unsigned long port
, void *addr
,
62 __ide_flush_prologue();
63 insw(port
, addr
, count
);
64 __ide_flush_dcache_range((unsigned long)addr
, count
* 2);
65 __ide_flush_epilogue();
68 static inline void __ide_insl(unsigned long port
, void *addr
, unsigned int count
)
70 __ide_flush_prologue();
71 insl(port
, addr
, count
);
72 __ide_flush_dcache_range((unsigned long)addr
, count
* 4);
73 __ide_flush_epilogue();
76 static inline void __ide_outsw(unsigned long port
, const void *addr
,
79 __ide_flush_prologue();
80 outsw(port
, addr
, count
);
81 __ide_flush_dcache_range((unsigned long)addr
, count
* 2);
82 __ide_flush_epilogue();
85 static inline void __ide_outsl(unsigned long port
, const void *addr
,
88 __ide_flush_prologue();
89 outsl(port
, addr
, count
);
90 __ide_flush_dcache_range((unsigned long)addr
, count
* 4);
91 __ide_flush_epilogue();
94 static inline void __ide_mm_insw(void __iomem
*port
, void *addr
, u32 count
)
96 __ide_flush_prologue();
97 readsw(port
, addr
, count
);
98 __ide_flush_dcache_range((unsigned long)addr
, count
* 2);
99 __ide_flush_epilogue();
102 static inline void __ide_mm_insl(void __iomem
*port
, void *addr
, u32 count
)
104 __ide_flush_prologue();
105 readsl(port
, addr
, count
);
106 __ide_flush_dcache_range((unsigned long)addr
, count
* 4);
107 __ide_flush_epilogue();
110 static inline void __ide_mm_outsw(void __iomem
*port
, void *addr
, u32 count
)
112 __ide_flush_prologue();
113 writesw(port
, addr
, count
);
114 __ide_flush_dcache_range((unsigned long)addr
, count
* 2);
115 __ide_flush_epilogue();
118 static inline void __ide_mm_outsl(void __iomem
* port
, void *addr
, u32 count
)
120 __ide_flush_prologue();
121 writesl(port
, addr
, count
);
122 __ide_flush_dcache_range((unsigned long)addr
, count
* 4);
123 __ide_flush_epilogue();
126 /* ide_insw calls insw, not __ide_insw. Why? */
131 #define insw(port, addr, count) __ide_insw(port, addr, count)
132 #define insl(port, addr, count) __ide_insl(port, addr, count)
133 #define outsw(port, addr, count) __ide_outsw(port, addr, count)
134 #define outsl(port, addr, count) __ide_outsl(port, addr, count)
136 #endif /* __KERNEL__ */
138 #endif /* __ASM_MACH_GENERIC_IDE_H */