2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "changf100.h"
27 #include <core/client.h>
28 #include <core/enum.h>
29 #include <core/gpuobj.h>
30 #include <subdev/bar.h>
31 #include <engine/sw.h>
33 #include <nvif/class.h>
36 gf100_fifo_uevent_init(struct nvkm_fifo
*fifo
)
38 struct nvkm_device
*device
= fifo
->engine
.subdev
.device
;
39 nvkm_mask(device
, 0x002140, 0x80000000, 0x80000000);
43 gf100_fifo_uevent_fini(struct nvkm_fifo
*fifo
)
45 struct nvkm_device
*device
= fifo
->engine
.subdev
.device
;
46 nvkm_mask(device
, 0x002140, 0x80000000, 0x00000000);
50 gf100_fifo_runlist_commit(struct gf100_fifo
*fifo
)
52 struct gf100_fifo_chan
*chan
;
53 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
54 struct nvkm_device
*device
= subdev
->device
;
55 struct nvkm_memory
*cur
;
59 mutex_lock(&subdev
->mutex
);
60 cur
= fifo
->runlist
.mem
[fifo
->runlist
.active
];
61 fifo
->runlist
.active
= !fifo
->runlist
.active
;
64 list_for_each_entry(chan
, &fifo
->chan
, head
) {
65 nvkm_wo32(cur
, (nr
* 8) + 0, chan
->base
.chid
);
66 nvkm_wo32(cur
, (nr
* 8) + 4, 0x00000004);
71 target
= (nvkm_memory_target(cur
) == NVKM_MEM_TARGET_HOST
) ? 0x3 : 0x0;
73 nvkm_wr32(device
, 0x002270, (nvkm_memory_addr(cur
) >> 12) |
75 nvkm_wr32(device
, 0x002274, 0x01f00000 | nr
);
77 if (wait_event_timeout(fifo
->runlist
.wait
,
78 !(nvkm_rd32(device
, 0x00227c) & 0x00100000),
79 msecs_to_jiffies(2000)) == 0)
80 nvkm_error(subdev
, "runlist update timeout\n");
81 mutex_unlock(&subdev
->mutex
);
85 gf100_fifo_runlist_remove(struct gf100_fifo
*fifo
, struct gf100_fifo_chan
*chan
)
87 mutex_lock(&fifo
->base
.engine
.subdev
.mutex
);
88 list_del_init(&chan
->head
);
89 mutex_unlock(&fifo
->base
.engine
.subdev
.mutex
);
93 gf100_fifo_runlist_insert(struct gf100_fifo
*fifo
, struct gf100_fifo_chan
*chan
)
95 mutex_lock(&fifo
->base
.engine
.subdev
.mutex
);
96 list_add_tail(&chan
->head
, &fifo
->chan
);
97 mutex_unlock(&fifo
->base
.engine
.subdev
.mutex
);
101 gf100_fifo_engidx(struct gf100_fifo
*fifo
, u32 engn
)
104 case NVKM_ENGINE_GR
: engn
= 0; break;
105 case NVKM_ENGINE_MSVLD
: engn
= 1; break;
106 case NVKM_ENGINE_MSPPP
: engn
= 2; break;
107 case NVKM_ENGINE_MSPDEC
: engn
= 3; break;
108 case NVKM_ENGINE_CE0
: engn
= 4; break;
109 case NVKM_ENGINE_CE1
: engn
= 5; break;
117 static inline struct nvkm_engine
*
118 gf100_fifo_engine(struct gf100_fifo
*fifo
, u32 engn
)
120 struct nvkm_device
*device
= fifo
->base
.engine
.subdev
.device
;
123 case 0: engn
= NVKM_ENGINE_GR
; break;
124 case 1: engn
= NVKM_ENGINE_MSVLD
; break;
125 case 2: engn
= NVKM_ENGINE_MSPPP
; break;
126 case 3: engn
= NVKM_ENGINE_MSPDEC
; break;
127 case 4: engn
= NVKM_ENGINE_CE0
; break;
128 case 5: engn
= NVKM_ENGINE_CE1
; break;
133 return nvkm_device_engine(device
, engn
);
137 gf100_fifo_recover_work(struct work_struct
*w
)
139 struct gf100_fifo
*fifo
= container_of(w
, typeof(*fifo
), recover
.work
);
140 struct nvkm_device
*device
= fifo
->base
.engine
.subdev
.device
;
141 struct nvkm_engine
*engine
;
146 spin_lock_irqsave(&fifo
->base
.lock
, flags
);
147 mask
= fifo
->recover
.mask
;
148 fifo
->recover
.mask
= 0ULL;
149 spin_unlock_irqrestore(&fifo
->base
.lock
, flags
);
151 for (todo
= mask
; engn
= __ffs64(todo
), todo
; todo
&= ~BIT_ULL(engn
))
152 engm
|= 1 << gf100_fifo_engidx(fifo
, engn
);
153 nvkm_mask(device
, 0x002630, engm
, engm
);
155 for (todo
= mask
; engn
= __ffs64(todo
), todo
; todo
&= ~BIT_ULL(engn
)) {
156 if ((engine
= nvkm_device_engine(device
, engn
))) {
157 nvkm_subdev_fini(&engine
->subdev
, false);
158 WARN_ON(nvkm_subdev_init(&engine
->subdev
));
162 gf100_fifo_runlist_commit(fifo
);
163 nvkm_wr32(device
, 0x00262c, engm
);
164 nvkm_mask(device
, 0x002630, engm
, 0x00000000);
168 gf100_fifo_recover(struct gf100_fifo
*fifo
, struct nvkm_engine
*engine
,
169 struct gf100_fifo_chan
*chan
)
171 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
172 struct nvkm_device
*device
= subdev
->device
;
173 u32 chid
= chan
->base
.chid
;
175 nvkm_error(subdev
, "%s engine fault on channel %d, recovering...\n",
176 nvkm_subdev_name
[engine
->subdev
.index
], chid
);
177 assert_spin_locked(&fifo
->base
.lock
);
179 nvkm_mask(device
, 0x003004 + (chid
* 0x08), 0x00000001, 0x00000000);
180 list_del_init(&chan
->head
);
183 fifo
->recover
.mask
|= 1ULL << engine
->subdev
.index
;
184 schedule_work(&fifo
->recover
.work
);
187 static const struct nvkm_enum
188 gf100_fifo_sched_reason
[] = {
189 { 0x0a, "CTXSW_TIMEOUT" },
194 gf100_fifo_intr_sched_ctxsw(struct gf100_fifo
*fifo
)
196 struct nvkm_device
*device
= fifo
->base
.engine
.subdev
.device
;
197 struct nvkm_engine
*engine
;
198 struct gf100_fifo_chan
*chan
;
202 spin_lock_irqsave(&fifo
->base
.lock
, flags
);
203 for (engn
= 0; engn
< 6; engn
++) {
204 u32 stat
= nvkm_rd32(device
, 0x002640 + (engn
* 0x04));
205 u32 busy
= (stat
& 0x80000000);
206 u32 save
= (stat
& 0x00100000); /* maybe? */
207 u32 unk0
= (stat
& 0x00040000);
208 u32 unk1
= (stat
& 0x00001000);
209 u32 chid
= (stat
& 0x0000007f);
212 if (busy
&& unk0
&& unk1
) {
213 list_for_each_entry(chan
, &fifo
->chan
, head
) {
214 if (chan
->base
.chid
== chid
) {
215 engine
= gf100_fifo_engine(fifo
, engn
);
218 gf100_fifo_recover(fifo
, engine
, chan
);
224 spin_unlock_irqrestore(&fifo
->base
.lock
, flags
);
228 gf100_fifo_intr_sched(struct gf100_fifo
*fifo
)
230 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
231 struct nvkm_device
*device
= subdev
->device
;
232 u32 intr
= nvkm_rd32(device
, 0x00254c);
233 u32 code
= intr
& 0x000000ff;
234 const struct nvkm_enum
*en
;
236 en
= nvkm_enum_find(gf100_fifo_sched_reason
, code
);
238 nvkm_error(subdev
, "SCHED_ERROR %02x [%s]\n", code
, en
? en
->name
: "");
242 gf100_fifo_intr_sched_ctxsw(fifo
);
249 static const struct nvkm_enum
250 gf100_fifo_fault_engine
[] = {
251 { 0x00, "PGRAPH", NULL
, NVKM_ENGINE_GR
},
252 { 0x03, "PEEPHOLE", NULL
, NVKM_ENGINE_IFB
},
253 { 0x04, "BAR1", NULL
, NVKM_SUBDEV_BAR
},
254 { 0x05, "BAR3", NULL
, NVKM_SUBDEV_INSTMEM
},
255 { 0x07, "PFIFO", NULL
, NVKM_ENGINE_FIFO
},
256 { 0x10, "PMSVLD", NULL
, NVKM_ENGINE_MSVLD
},
257 { 0x11, "PMSPPP", NULL
, NVKM_ENGINE_MSPPP
},
258 { 0x13, "PCOUNTER" },
259 { 0x14, "PMSPDEC", NULL
, NVKM_ENGINE_MSPDEC
},
260 { 0x15, "PCE0", NULL
, NVKM_ENGINE_CE0
},
261 { 0x16, "PCE1", NULL
, NVKM_ENGINE_CE1
},
266 static const struct nvkm_enum
267 gf100_fifo_fault_reason
[] = {
268 { 0x00, "PT_NOT_PRESENT" },
269 { 0x01, "PT_TOO_SHORT" },
270 { 0x02, "PAGE_NOT_PRESENT" },
271 { 0x03, "VM_LIMIT_EXCEEDED" },
272 { 0x04, "NO_CHANNEL" },
273 { 0x05, "PAGE_SYSTEM_ONLY" },
274 { 0x06, "PAGE_READ_ONLY" },
275 { 0x0a, "COMPRESSED_SYSRAM" },
276 { 0x0c, "INVALID_STORAGE_TYPE" },
280 static const struct nvkm_enum
281 gf100_fifo_fault_hubclient
[] = {
284 { 0x04, "DISPATCH" },
287 { 0x07, "BAR_READ" },
288 { 0x08, "BAR_WRITE" },
292 { 0x11, "PCOUNTER" },
295 { 0x15, "CCACHE_POST" },
299 static const struct nvkm_enum
300 gf100_fifo_fault_gpcclient
[] = {
309 gf100_fifo_intr_fault(struct gf100_fifo
*fifo
, int unit
)
311 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
312 struct nvkm_device
*device
= subdev
->device
;
313 u32 inst
= nvkm_rd32(device
, 0x002800 + (unit
* 0x10));
314 u32 valo
= nvkm_rd32(device
, 0x002804 + (unit
* 0x10));
315 u32 vahi
= nvkm_rd32(device
, 0x002808 + (unit
* 0x10));
316 u32 stat
= nvkm_rd32(device
, 0x00280c + (unit
* 0x10));
317 u32 gpc
= (stat
& 0x1f000000) >> 24;
318 u32 client
= (stat
& 0x00001f00) >> 8;
319 u32 write
= (stat
& 0x00000080);
320 u32 hub
= (stat
& 0x00000040);
321 u32 reason
= (stat
& 0x0000000f);
322 const struct nvkm_enum
*er
, *eu
, *ec
;
323 struct nvkm_engine
*engine
= NULL
;
324 struct nvkm_fifo_chan
*chan
;
328 er
= nvkm_enum_find(gf100_fifo_fault_reason
, reason
);
329 eu
= nvkm_enum_find(gf100_fifo_fault_engine
, unit
);
331 ec
= nvkm_enum_find(gf100_fifo_fault_hubclient
, client
);
333 ec
= nvkm_enum_find(gf100_fifo_fault_gpcclient
, client
);
334 snprintf(gpcid
, sizeof(gpcid
), "GPC%d/", gpc
);
337 if (eu
&& eu
->data2
) {
339 case NVKM_SUBDEV_BAR
:
340 nvkm_mask(device
, 0x001704, 0x00000000, 0x00000000);
342 case NVKM_SUBDEV_INSTMEM
:
343 nvkm_mask(device
, 0x001714, 0x00000000, 0x00000000);
345 case NVKM_ENGINE_IFB
:
346 nvkm_mask(device
, 0x001718, 0x00000000, 0x00000000);
349 engine
= nvkm_device_engine(device
, eu
->data2
);
354 chan
= nvkm_fifo_chan_inst(&fifo
->base
, (u64
)inst
<< 12, &flags
);
357 "%s fault at %010llx engine %02x [%s] client %02x [%s%s] "
358 "reason %02x [%s] on channel %d [%010llx %s]\n",
359 write
? "write" : "read", (u64
)vahi
<< 32 | valo
,
360 unit
, eu
? eu
->name
: "", client
, gpcid
, ec
? ec
->name
: "",
361 reason
, er
? er
->name
: "", chan
? chan
->chid
: -1,
363 chan
? chan
->object
.client
->name
: "unknown");
366 gf100_fifo_recover(fifo
, engine
, (void *)chan
);
367 nvkm_fifo_chan_put(&fifo
->base
, flags
, &chan
);
370 static const struct nvkm_bitfield
371 gf100_fifo_pbdma_intr
[] = {
372 /* { 0x00008000, "" } seen with null ib push */
373 { 0x00200000, "ILLEGAL_MTHD" },
374 { 0x00800000, "EMPTY_SUBC" },
379 gf100_fifo_intr_pbdma(struct gf100_fifo
*fifo
, int unit
)
381 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
382 struct nvkm_device
*device
= subdev
->device
;
383 u32 stat
= nvkm_rd32(device
, 0x040108 + (unit
* 0x2000));
384 u32 addr
= nvkm_rd32(device
, 0x0400c0 + (unit
* 0x2000));
385 u32 data
= nvkm_rd32(device
, 0x0400c4 + (unit
* 0x2000));
386 u32 chid
= nvkm_rd32(device
, 0x040120 + (unit
* 0x2000)) & 0x7f;
387 u32 subc
= (addr
& 0x00070000) >> 16;
388 u32 mthd
= (addr
& 0x00003ffc);
389 struct nvkm_fifo_chan
*chan
;
394 if (stat
& 0x00800000) {
396 if (nvkm_sw_mthd(device
->sw
, chid
, subc
, mthd
, data
))
402 nvkm_snprintbf(msg
, sizeof(msg
), gf100_fifo_pbdma_intr
, show
);
403 chan
= nvkm_fifo_chan_chid(&fifo
->base
, chid
, &flags
);
404 nvkm_error(subdev
, "PBDMA%d: %08x [%s] ch %d [%010llx %s] "
405 "subc %d mthd %04x data %08x\n",
406 unit
, show
, msg
, chid
, chan
? chan
->inst
->addr
: 0,
407 chan
? chan
->object
.client
->name
: "unknown",
409 nvkm_fifo_chan_put(&fifo
->base
, flags
, &chan
);
412 nvkm_wr32(device
, 0x0400c0 + (unit
* 0x2000), 0x80600008);
413 nvkm_wr32(device
, 0x040108 + (unit
* 0x2000), stat
);
417 gf100_fifo_intr_runlist(struct gf100_fifo
*fifo
)
419 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
420 struct nvkm_device
*device
= subdev
->device
;
421 u32 intr
= nvkm_rd32(device
, 0x002a00);
423 if (intr
& 0x10000000) {
424 wake_up(&fifo
->runlist
.wait
);
425 nvkm_wr32(device
, 0x002a00, 0x10000000);
430 nvkm_error(subdev
, "RUNLIST %08x\n", intr
);
431 nvkm_wr32(device
, 0x002a00, intr
);
436 gf100_fifo_intr_engine_unit(struct gf100_fifo
*fifo
, int engn
)
438 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
439 struct nvkm_device
*device
= subdev
->device
;
440 u32 intr
= nvkm_rd32(device
, 0x0025a8 + (engn
* 0x04));
441 u32 inte
= nvkm_rd32(device
, 0x002628);
444 nvkm_wr32(device
, 0x0025a8 + (engn
* 0x04), intr
);
446 for (unkn
= 0; unkn
< 8; unkn
++) {
447 u32 ints
= (intr
>> (unkn
* 0x04)) & inte
;
449 nvkm_fifo_uevent(&fifo
->base
);
453 nvkm_error(subdev
, "ENGINE %d %d %01x",
455 nvkm_mask(device
, 0x002628, ints
, 0);
461 gf100_fifo_intr_engine(struct gf100_fifo
*fifo
)
463 struct nvkm_device
*device
= fifo
->base
.engine
.subdev
.device
;
464 u32 mask
= nvkm_rd32(device
, 0x0025a4);
466 u32 unit
= __ffs(mask
);
467 gf100_fifo_intr_engine_unit(fifo
, unit
);
468 mask
&= ~(1 << unit
);
473 gf100_fifo_intr(struct nvkm_fifo
*base
)
475 struct gf100_fifo
*fifo
= gf100_fifo(base
);
476 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
477 struct nvkm_device
*device
= subdev
->device
;
478 u32 mask
= nvkm_rd32(device
, 0x002140);
479 u32 stat
= nvkm_rd32(device
, 0x002100) & mask
;
481 if (stat
& 0x00000001) {
482 u32 intr
= nvkm_rd32(device
, 0x00252c);
483 nvkm_warn(subdev
, "INTR 00000001: %08x\n", intr
);
484 nvkm_wr32(device
, 0x002100, 0x00000001);
488 if (stat
& 0x00000100) {
489 gf100_fifo_intr_sched(fifo
);
490 nvkm_wr32(device
, 0x002100, 0x00000100);
494 if (stat
& 0x00010000) {
495 u32 intr
= nvkm_rd32(device
, 0x00256c);
496 nvkm_warn(subdev
, "INTR 00010000: %08x\n", intr
);
497 nvkm_wr32(device
, 0x002100, 0x00010000);
501 if (stat
& 0x01000000) {
502 u32 intr
= nvkm_rd32(device
, 0x00258c);
503 nvkm_warn(subdev
, "INTR 01000000: %08x\n", intr
);
504 nvkm_wr32(device
, 0x002100, 0x01000000);
508 if (stat
& 0x10000000) {
509 u32 mask
= nvkm_rd32(device
, 0x00259c);
511 u32 unit
= __ffs(mask
);
512 gf100_fifo_intr_fault(fifo
, unit
);
513 nvkm_wr32(device
, 0x00259c, (1 << unit
));
514 mask
&= ~(1 << unit
);
519 if (stat
& 0x20000000) {
520 u32 mask
= nvkm_rd32(device
, 0x0025a0);
522 u32 unit
= __ffs(mask
);
523 gf100_fifo_intr_pbdma(fifo
, unit
);
524 nvkm_wr32(device
, 0x0025a0, (1 << unit
));
525 mask
&= ~(1 << unit
);
530 if (stat
& 0x40000000) {
531 gf100_fifo_intr_runlist(fifo
);
535 if (stat
& 0x80000000) {
536 gf100_fifo_intr_engine(fifo
);
541 nvkm_error(subdev
, "INTR %08x\n", stat
);
542 nvkm_mask(device
, 0x002140, stat
, 0x00000000);
543 nvkm_wr32(device
, 0x002100, stat
);
548 gf100_fifo_oneinit(struct nvkm_fifo
*base
)
550 struct gf100_fifo
*fifo
= gf100_fifo(base
);
551 struct nvkm_subdev
*subdev
= &fifo
->base
.engine
.subdev
;
552 struct nvkm_device
*device
= subdev
->device
;
555 /* Determine number of PBDMAs by checking valid enable bits. */
556 nvkm_wr32(device
, 0x002204, 0xffffffff);
557 fifo
->pbdma_nr
= hweight32(nvkm_rd32(device
, 0x002204));
558 nvkm_debug(subdev
, "%d PBDMA(s)\n", fifo
->pbdma_nr
);
561 ret
= nvkm_memory_new(device
, NVKM_MEM_TARGET_INST
, 0x1000, 0x1000,
562 false, &fifo
->runlist
.mem
[0]);
566 ret
= nvkm_memory_new(device
, NVKM_MEM_TARGET_INST
, 0x1000, 0x1000,
567 false, &fifo
->runlist
.mem
[1]);
571 init_waitqueue_head(&fifo
->runlist
.wait
);
573 ret
= nvkm_memory_new(device
, NVKM_MEM_TARGET_INST
, 128 * 0x1000,
574 0x1000, false, &fifo
->user
.mem
);
578 ret
= nvkm_bar_umap(device
->bar
, 128 * 0x1000, 12, &fifo
->user
.bar
);
582 nvkm_memory_map(fifo
->user
.mem
, &fifo
->user
.bar
, 0);
587 gf100_fifo_fini(struct nvkm_fifo
*base
)
589 struct gf100_fifo
*fifo
= gf100_fifo(base
);
590 flush_work(&fifo
->recover
.work
);
594 gf100_fifo_init(struct nvkm_fifo
*base
)
596 struct gf100_fifo
*fifo
= gf100_fifo(base
);
597 struct nvkm_device
*device
= fifo
->base
.engine
.subdev
.device
;
601 nvkm_wr32(device
, 0x000204, (1 << fifo
->pbdma_nr
) - 1);
602 nvkm_wr32(device
, 0x002204, (1 << fifo
->pbdma_nr
) - 1);
604 /* Assign engines to PBDMAs. */
605 if (fifo
->pbdma_nr
>= 3) {
606 nvkm_wr32(device
, 0x002208, ~(1 << 0)); /* PGRAPH */
607 nvkm_wr32(device
, 0x00220c, ~(1 << 1)); /* PVP */
608 nvkm_wr32(device
, 0x002210, ~(1 << 1)); /* PMSPP */
609 nvkm_wr32(device
, 0x002214, ~(1 << 1)); /* PMSVLD */
610 nvkm_wr32(device
, 0x002218, ~(1 << 2)); /* PCE0 */
611 nvkm_wr32(device
, 0x00221c, ~(1 << 1)); /* PCE1 */
615 for (i
= 0; i
< fifo
->pbdma_nr
; i
++) {
616 nvkm_mask(device
, 0x04013c + (i
* 0x2000), 0x10000100, 0x00000000);
617 nvkm_wr32(device
, 0x040108 + (i
* 0x2000), 0xffffffff); /* INTR */
618 nvkm_wr32(device
, 0x04010c + (i
* 0x2000), 0xfffffeff); /* INTREN */
621 nvkm_mask(device
, 0x002200, 0x00000001, 0x00000001);
622 nvkm_wr32(device
, 0x002254, 0x10000000 | fifo
->user
.bar
.offset
>> 12);
624 nvkm_wr32(device
, 0x002100, 0xffffffff);
625 nvkm_wr32(device
, 0x002140, 0x7fffffff);
626 nvkm_wr32(device
, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
630 gf100_fifo_dtor(struct nvkm_fifo
*base
)
632 struct gf100_fifo
*fifo
= gf100_fifo(base
);
633 nvkm_vm_put(&fifo
->user
.bar
);
634 nvkm_memory_del(&fifo
->user
.mem
);
635 nvkm_memory_del(&fifo
->runlist
.mem
[0]);
636 nvkm_memory_del(&fifo
->runlist
.mem
[1]);
640 static const struct nvkm_fifo_func
642 .dtor
= gf100_fifo_dtor
,
643 .oneinit
= gf100_fifo_oneinit
,
644 .init
= gf100_fifo_init
,
645 .fini
= gf100_fifo_fini
,
646 .intr
= gf100_fifo_intr
,
647 .uevent_init
= gf100_fifo_uevent_init
,
648 .uevent_fini
= gf100_fifo_uevent_fini
,
650 &gf100_fifo_gpfifo_oclass
,
656 gf100_fifo_new(struct nvkm_device
*device
, int index
, struct nvkm_fifo
**pfifo
)
658 struct gf100_fifo
*fifo
;
660 if (!(fifo
= kzalloc(sizeof(*fifo
), GFP_KERNEL
)))
662 INIT_LIST_HEAD(&fifo
->chan
);
663 INIT_WORK(&fifo
->recover
.work
, gf100_fifo_recover_work
);
664 *pfifo
= &fifo
->base
;
666 return nvkm_fifo_ctor(&gf100_fifo
, device
, index
, 128, &fifo
->base
);