hwmon: (jc42) Change detection class
[linux/fpc-iii.git] / arch / m68k / include / asm / m5206sim.h
blob9015eadd5c003cf3bebb89cfa2407dd2083b927f
1 /****************************************************************************/
3 /*
4 * m5206sim.h -- ColdFire 5206 System Integration Module support.
6 * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com)
7 * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
8 */
10 /****************************************************************************/
11 #ifndef m5206sim_h
12 #define m5206sim_h
13 /****************************************************************************/
15 #define CPU_NAME "COLDFIRE(m5206)"
16 #define CPU_INSTR_PER_JIFFY 3
17 #define MCF_BUSCLK MCF_CLK
19 #include <asm/m52xxacr.h>
22 * Define the 5206 SIM register set addresses.
24 #define MCFSIM_SIMR 0x03 /* SIM Config reg (r/w) */
25 #define MCFSIM_ICR1 0x14 /* Intr Ctrl reg 1 (r/w) */
26 #define MCFSIM_ICR2 0x15 /* Intr Ctrl reg 2 (r/w) */
27 #define MCFSIM_ICR3 0x16 /* Intr Ctrl reg 3 (r/w) */
28 #define MCFSIM_ICR4 0x17 /* Intr Ctrl reg 4 (r/w) */
29 #define MCFSIM_ICR5 0x18 /* Intr Ctrl reg 5 (r/w) */
30 #define MCFSIM_ICR6 0x19 /* Intr Ctrl reg 6 (r/w) */
31 #define MCFSIM_ICR7 0x1a /* Intr Ctrl reg 7 (r/w) */
32 #define MCFSIM_ICR8 0x1b /* Intr Ctrl reg 8 (r/w) */
33 #define MCFSIM_ICR9 0x1c /* Intr Ctrl reg 9 (r/w) */
34 #define MCFSIM_ICR10 0x1d /* Intr Ctrl reg 10 (r/w) */
35 #define MCFSIM_ICR11 0x1e /* Intr Ctrl reg 11 (r/w) */
36 #define MCFSIM_ICR12 0x1f /* Intr Ctrl reg 12 (r/w) */
37 #define MCFSIM_ICR13 0x20 /* Intr Ctrl reg 13 (r/w) */
38 #ifdef CONFIG_M5206e
39 #define MCFSIM_ICR14 0x21 /* Intr Ctrl reg 14 (r/w) */
40 #define MCFSIM_ICR15 0x22 /* Intr Ctrl reg 15 (r/w) */
41 #endif
43 #define MCFSIM_IMR 0x36 /* Interrupt Mask reg (r/w) */
44 #define MCFSIM_IPR 0x3a /* Interrupt Pend reg (r/w) */
46 #define MCFSIM_RSR 0x40 /* Reset Status reg (r/w) */
47 #define MCFSIM_SYPCR 0x41 /* System Protection reg (r/w)*/
49 #define MCFSIM_SWIVR 0x42 /* SW Watchdog intr reg (r/w) */
50 #define MCFSIM_SWSR 0x43 /* SW Watchdog service (r/w) */
52 #define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */
53 #define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */
54 #define MCFSIM_DAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address reg(r/w) */
55 #define MCFSIM_DMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask reg (r/w) */
56 #define MCFSIM_DCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control reg (r/w) */
57 #define MCFSIM_DAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address reg (r/w) */
58 #define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */
59 #define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */
61 #define MCFSIM_CSAR0 0x64 /* CS 0 Address 0 reg (r/w) */
62 #define MCFSIM_CSMR0 0x68 /* CS 0 Mask 0 reg (r/w) */
63 #define MCFSIM_CSCR0 0x6e /* CS 0 Control reg (r/w) */
64 #define MCFSIM_CSAR1 0x70 /* CS 1 Address reg (r/w) */
65 #define MCFSIM_CSMR1 0x74 /* CS 1 Mask reg (r/w) */
66 #define MCFSIM_CSCR1 0x7a /* CS 1 Control reg (r/w) */
67 #define MCFSIM_CSAR2 0x7c /* CS 2 Address reg (r/w) */
68 #define MCFSIM_CSMR2 0x80 /* CS 2 Mask reg (r/w) */
69 #define MCFSIM_CSCR2 0x86 /* CS 2 Control reg (r/w) */
70 #define MCFSIM_CSAR3 0x88 /* CS 3 Address reg (r/w) */
71 #define MCFSIM_CSMR3 0x8c /* CS 3 Mask reg (r/w) */
72 #define MCFSIM_CSCR3 0x92 /* CS 3 Control reg (r/w) */
73 #define MCFSIM_CSAR4 0x94 /* CS 4 Address reg (r/w) */
74 #define MCFSIM_CSMR4 0x98 /* CS 4 Mask reg (r/w) */
75 #define MCFSIM_CSCR4 0x9e /* CS 4 Control reg (r/w) */
76 #define MCFSIM_CSAR5 0xa0 /* CS 5 Address reg (r/w) */
77 #define MCFSIM_CSMR5 0xa4 /* CS 5 Mask reg (r/w) */
78 #define MCFSIM_CSCR5 0xaa /* CS 5 Control reg (r/w) */
79 #define MCFSIM_CSAR6 0xac /* CS 6 Address reg (r/w) */
80 #define MCFSIM_CSMR6 0xb0 /* CS 6 Mask reg (r/w) */
81 #define MCFSIM_CSCR6 0xb6 /* CS 6 Control reg (r/w) */
82 #define MCFSIM_CSAR7 0xb8 /* CS 7 Address reg (r/w) */
83 #define MCFSIM_CSMR7 0xbc /* CS 7 Mask reg (r/w) */
84 #define MCFSIM_CSCR7 0xc2 /* CS 7 Control reg (r/w) */
85 #define MCFSIM_DMCR 0xc6 /* Default control */
87 #ifdef CONFIG_M5206e
88 #define MCFSIM_PAR 0xca /* Pin Assignment reg (r/w) */
89 #else
90 #define MCFSIM_PAR 0xcb /* Pin Assignment reg (r/w) */
91 #endif
93 #define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */
94 #define MCFTIMER_BASE2 (MCF_MBAR + 0x120) /* Base of TIMER2 */
96 #define MCFSIM_PADDR (MCF_MBAR + 0x1c5) /* Parallel Direction (r/w) */
97 #define MCFSIM_PADAT (MCF_MBAR + 0x1c9) /* Parallel Port Value (r/w) */
99 #define MCFDMA_BASE0 (MCF_MBAR + 0x200) /* Base address DMA 0 */
100 #define MCFDMA_BASE1 (MCF_MBAR + 0x240) /* Base address DMA 1 */
102 #if defined(CONFIG_NETtel)
103 #define MCFUART_BASE1 0x180 /* Base address of UART1 */
104 #define MCFUART_BASE2 0x140 /* Base address of UART2 */
105 #else
106 #define MCFUART_BASE1 0x140 /* Base address of UART1 */
107 #define MCFUART_BASE2 0x180 /* Base address of UART2 */
108 #endif
111 * Define system peripheral IRQ usage.
113 #define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */
114 #define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */
117 * Generic GPIO
119 #define MCFGPIO_PIN_MAX 8
120 #define MCFGPIO_IRQ_VECBASE -1
121 #define MCFGPIO_IRQ_MAX -1
124 * Some symbol defines for the Parallel Port Pin Assignment Register
126 #ifdef CONFIG_M5206e
127 #define MCFSIM_PAR_DREQ0 0x100 /* Set to select DREQ0 input */
128 /* Clear to select T0 input */
129 #define MCFSIM_PAR_DREQ1 0x200 /* Select DREQ1 input */
130 /* Clear to select T0 output */
131 #endif
134 * Some symbol defines for the Interrupt Control Register
136 #define MCFSIM_SWDICR MCFSIM_ICR8 /* Watchdog timer ICR */
137 #define MCFSIM_TIMER1ICR MCFSIM_ICR9 /* Timer 1 ICR */
138 #define MCFSIM_TIMER2ICR MCFSIM_ICR10 /* Timer 2 ICR */
139 #define MCFSIM_UART1ICR MCFSIM_ICR12 /* UART 1 ICR */
140 #define MCFSIM_UART2ICR MCFSIM_ICR13 /* UART 2 ICR */
141 #ifdef CONFIG_M5206e
142 #define MCFSIM_DMA1ICR MCFSIM_ICR14 /* DMA 1 ICR */
143 #define MCFSIM_DMA2ICR MCFSIM_ICR15 /* DMA 2 ICR */
144 #endif
146 /****************************************************************************/
147 #endif /* m5206sim_h */