1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2017 MediaTek Inc.
4 * Author: Kevin Chen <kevin-cw.chen@mediatek.com>
7 #include <linux/clk-provider.h>
8 #include <linux/platform_device.h>
13 #include <dt-bindings/clock/mt6797-clk.h>
15 static const struct mtk_gate_regs venc_cg_regs
= {
21 #define GATE_VENC(_id, _name, _parent, _shift) { \
24 .parent_name = _parent, \
25 .regs = &venc_cg_regs, \
27 .ops = &mtk_clk_gate_ops_setclr_inv, \
30 static const struct mtk_gate venc_clks
[] = {
31 GATE_VENC(CLK_VENC_0
, "venc_0", "mm_sel", 0),
32 GATE_VENC(CLK_VENC_1
, "venc_1", "venc_sel", 4),
33 GATE_VENC(CLK_VENC_2
, "venc_2", "venc_sel", 8),
34 GATE_VENC(CLK_VENC_3
, "venc_3", "venc_sel", 12),
37 static const struct of_device_id of_match_clk_mt6797_venc
[] = {
38 { .compatible
= "mediatek,mt6797-vencsys", },
42 static int clk_mt6797_venc_probe(struct platform_device
*pdev
)
44 struct clk_onecell_data
*clk_data
;
46 struct device_node
*node
= pdev
->dev
.of_node
;
48 clk_data
= mtk_alloc_clk_data(CLK_VENC_NR
);
50 mtk_clk_register_gates(node
, venc_clks
, ARRAY_SIZE(venc_clks
),
53 r
= of_clk_add_provider(node
, of_clk_src_onecell_get
, clk_data
);
56 "could not register clock provider: %s: %d\n",
62 static struct platform_driver clk_mt6797_venc_drv
= {
63 .probe
= clk_mt6797_venc_probe
,
65 .name
= "clk-mt6797-venc",
66 .of_match_table
= of_match_clk_mt6797_venc
,
70 builtin_platform_driver(clk_mt6797_venc_drv
);